OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] - Rev 121

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
121 Added C/C++ compatible #ifdef statements sybreon 5928d 18h /
120 Basic version with some features left out. sybreon 5928d 18h /
119 Initial import. sybreon 5928d 18h /
118 Initial import. sybreon 5931d 10h /
117 added a rendezvous function sybreon 5936d 21h /
116 Added malloc() lock and unlock routines sybreon 5936d 21h /
115 This commit was manufactured by cvs2svn to create branch 'DEV_SYBREON'. 5937d 19h /
114 changed MSR bits sybreon 5937d 19h /
113 initial checkin sybreon 5937d 19h /
112 *** empty log message *** sybreon 5937d 19h /
111 added static assert hack sybreon 5937d 19h /
110 added cache controls sybreon 5937d 22h /
109 added interrupt controls (may need to be factorised out) sybreon 5937d 23h /
108 changed semaphore case sybreon 5937d 23h /
107 Added new C++ files sybreon 5939d 15h /
106 Made code work with newlib's malloc(); sybreon 6008d 16h /
105 Patch interrupt bug. sybreon 6019d 10h /
104 Uses multiplier + barrel shifter as default. sybreon 6020d 18h /
103 Patched problem where memory access followed by dual cycle instructions were not stalling correctly (submitted by M. Ettus) sybreon 6020d 19h /
102 Fix MTS during interrupt vectoring bug (reported by M. Ettus). sybreon 6020d 19h /
101 Made multiplier pause with pipeline sybreon 6030d 15h /
100 multiplier issues sybreon 6030d 15h /
99 Minor cleanup sybreon 6042d 10h /
98 Minor typo sybreon 6042d 13h /
97 Added malloc() test sybreon 6042d 13h /
96 Stalls pipeline on MUL/BSF instructions results in minor speed improvements. sybreon 6045d 12h /
95 Abstracted simulation kernel (aeMB_sim) to split simulation models from synthesis models. sybreon 6047d 14h /
94 Prevent fHZD & rBRA[1] sybreon 6049d 12h /
93 Minor enable fix sybreon 6049d 12h /
92 Partitioned simulation model. sybreon 6052d 16h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.