OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1630

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1630 *** empty log message *** jcastillo 6765d 16h /
1629 First Import of uClinux for RC20x board jcastillo 6765d 17h /
1628 First Import of uClinux for RC20x board jcastillo 6765d 17h /
1627 First Import of RC20x uClinux jcastillo 6765d 17h /
1626 First Import of uClinux for RC20x board jcastillo 6765d 17h /
1625 First Import of uClinux for RC20x board jcastillo 6765d 17h /
1624 First Import of uClinux for RC20x board jcastillo 6765d 17h /
1623 First Import of uClinux for RC20x board jcastillo 6765d 18h /
1622 First Import of uClinux for RC20x board jcastillo 6765d 18h /
1621 First Impot jcastillo 6765d 19h /
1620 Added SMC91C111 LAN Chip Interruption to work with uClinux jcastillo 6770d 15h /
1619 Fixed types in function declaration jcastillo 6770d 20h /
1618 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6771d 02h /
1617 *** empty log message *** phoenix 6771d 02h /
1616 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6771d 02h /
1615 *** empty log message *** phoenix 6771d 03h /
1614 CI should not be set in dMMU translation tables or one gets different behaviour with dMMU on or off in case data cache is enabled. care should be taken for addresses higher than 0x7fff_ffff where the situation is just reversed. (since or1200 does not cache upper half of address space if there is no dMMU) phoenix 6781d 03h /
1613 change default phoenix 6786d 12h /
1612 major optimizations for or32 target phoenix 6786d 13h /
1611 This commit was manufactured by cvs2svn to create tag 'stable_0_2_0_rc2'. 6789d 14h /
1610 Update ChangeLog nogj 6789d 14h /
1609 0.2.0-rc2 release nogj 6789d 15h /
1608 Avoid scheduleing too many jobs, potentially underflowing the scheduler stack nogj 6790d 09h /
1607 Don't drop cycles from the scheduler nogj 6790d 09h /
1606 fix uninitialized reads phoenix 6790d 14h /
1605 Execute l.ff1 instruction nogj 6797d 09h /
1604 Fix dumphex/dumpverilog to not do unaligned memory access nogj 6797d 09h /
1603 Accept EM_OPENRISC as a valid machine nogj 6798d 13h /
1602 Corrected description of l.sfXXui (arch manual had a wrong description compared to behavior implemented in or1ksim/gcc/or1200). Removed Atomicity chapter. lampret 6799d 12h /
1601 fixed description of l.sfXXXi lampret 6799d 12h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.