OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 30

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
30 updated counter for level1 and level2 function unneback 4975d 03h /
29 updated counter for level1 and level2 function unneback 4975d 03h /
28 added sync simplex FIFO unneback 4976d 04h /
27 added sync simplex FIFO unneback 4976d 04h /
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 4976d 05h /
25 added sync FIFO unneback 4976d 19h /
24 added vl_dff_ce_set unneback 4978d 02h /
23 fixed port map error in async fifo 1r1w unneback 4978d 17h /
22 added binary counters unneback 4978d 22h /
21 reg -> wire in and or mux in logic unneback 4979d 18h /
20 naming convention vl_ unneback 4981d 05h /
19 naming convention vl_ unneback 4981d 05h /
18 naming convention vl_ unneback 4981d 06h /
17 unneback 5044d 19h /
16 converting utility for ROM unneback 5045d 06h /
15 added delay line unneback 5051d 03h /
14 reg -> wire for various signals unneback 5051d 08h /
13 cosmetic update unneback 5051d 09h /
12 added wishbone comliant modules unneback 5052d 05h /
11 async fifo simplex unneback 5052d 20h /
10 added dff_ce_clear unneback 5054d 19h /
9 added dff_ce_clear unneback 5054d 19h /
8 added dff_ce_clear unneback 5054d 19h /
7 mem update unneback 5054d 20h /
6 added library files unneback 5067d 20h /
5 memories added unneback 5067d 21h /
4 added counters unneback 5072d 01h /
3 various updates
counter added
unneback 5074d 20h /
2 initial check-in unneback 5075d 20h /
1 The project and the structure was created root 5081d 00h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.