OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 30

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
30 updated counter for level1 and level2 function unneback 4924d 13h /
29 updated counter for level1 and level2 function unneback 4924d 13h /
28 added sync simplex FIFO unneback 4925d 14h /
27 added sync simplex FIFO unneback 4925d 14h /
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 4925d 15h /
25 added sync FIFO unneback 4926d 05h /
24 added vl_dff_ce_set unneback 4927d 12h /
23 fixed port map error in async fifo 1r1w unneback 4928d 03h /
22 added binary counters unneback 4928d 08h /
21 reg -> wire in and or mux in logic unneback 4929d 04h /
20 naming convention vl_ unneback 4930d 15h /
19 naming convention vl_ unneback 4930d 15h /
18 naming convention vl_ unneback 4930d 16h /
17 unneback 4994d 05h /
16 converting utility for ROM unneback 4994d 16h /
15 added delay line unneback 5000d 13h /
14 reg -> wire for various signals unneback 5000d 18h /
13 cosmetic update unneback 5000d 19h /
12 added wishbone comliant modules unneback 5001d 15h /
11 async fifo simplex unneback 5002d 06h /
10 added dff_ce_clear unneback 5004d 05h /
9 added dff_ce_clear unneback 5004d 05h /
8 added dff_ce_clear unneback 5004d 05h /
7 mem update unneback 5004d 06h /
6 added library files unneback 5017d 06h /
5 memories added unneback 5017d 07h /
4 added counters unneback 5021d 11h /
3 various updates
counter added
unneback 5024d 06h /
2 initial check-in unneback 5025d 06h /
1 The project and the structure was created root 5030d 10h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.