Rev |
Log message |
Author |
Age |
Path |
47 |
Deleted all files, the repository was moved to Nikhef Gitlab, files will come back to OpenCores when it supports git. |
fransschreuder |
1112d 05h |
/ |
46 |
New Vivado version, changed regmap clock, added byte enable to regmap
* Updated wupper for Vivado 2018.1
* Byte enable on registermap is now supported
* Fixed i2c mux reset (inversion) on VC709 board
* Regmap is now running on 25 MHz for better timing, this was 41.6 MHz
* registers can now be disabled at build time using the generate statement in the .yaml file |
fransschreuder |
1959d 03h |
/ |
45 |
Fixed duplicate driver and Vivado 2018.1 PCIe core |
fransschreuder |
1983d 11h |
/ |
44 |
EDITED: added image size |
aborga |
2071d 03h |
/ |
43 |
ADDED: README.md to be parsed by the OC project page |
aborga |
2071d 08h |
/ |
42 |
Added filter in wuppercodegen in order to generate 2d arrays of registers |
fransschreuder |
2416d 08h |
/ |
41 |
Added brief description of Wishbone |
broel |
2516d 07h |
/ |
40 |
Updated comment header for syscon. |
broel |
2516d 09h |
/ |
39 |
Added Wishbone bus to Wupper plus a Wishbone memory as an example. |
broel |
2520d 04h |
/ |
38 |
Fixed include of stdint.h |
broel |
2528d 10h |
/ |
37 |
* Added WupperCodeGen, a tool to generate the registermap vhdl, c++ and latex doc from a single .YAML file
* Fixed bug: crash when polling enable bits while transferring DMA in two directions at the same time
* Code cleanup
* Updated documentation with WupperCodeGen |
fransschreuder |
2529d 03h |
/ |
36 |
Updated documentation |
fransschreuder |
2864d 04h |
/ |
35 |
FIXED:
* PCIe lock when reading registers on a high frequency
* Added threshold registers for Prog Full of the FromHost fifo
* Code cleanup |
fransschreuder |
2918d 08h |
/ |
34 |
FIXED:
* Wrong TLP length reported on register writes
* Two simultaneous interrupts were not handled
* XADC wizard for ultrascale devices
Added:
* Added voltage (int, aux, bram) readout on XADC wizards |
fransschreuder |
3024d 03h |
/ |
33 |
ADDED:
-- supportedtools.tex, again to test the OC repo |
aborga |
3069d 02h |
/ |
32 |
MODIFIED:
-- minor things just to test OC svn repo |
aborga |
3069d 02h |
/ |
31 |
Added example application documentation. |
oussamak |
3163d 04h |
/ |
30 |
Added:
* Wupper GUI with speed test and chain test
* Added wupper-dma-transfer, wupper-chaintest and wupper-write
* Several bug fixes in the Wupper tools |
oussamak |
3163d 05h |
/ |
29 |
Improved application to reflect both up and down transfers |
fransschreuder |
3205d 02h |
/ |
28 |
Added registermap reset |
fransschreuder |
3205d 05h |
/ |
27 |
Fixed:
* BUG 2580: Missing packets in receive (PC => FPGA) path
Changed:
* Client tags now handled by Xilinx IP core
* fifo signals to reflect upfifo and downfifo naming |
fransschreuder |
3205d 07h |
/ |
26 |
Added sys_clk constraint |
fransschreuder |
3205d 10h |
/ |
25 |
Added scripts and constraints for KCU105 |
fransschreuder |
3205d 10h |
/ |
24 |
Added:
* Support for KCU105 board in code
TODO
* Add constraints and build scripts for KCU105 |
fransschreuder |
3206d 03h |
/ |
23 |
Fixed reset of application registers |
fransschreuder |
3263d 09h |
/ |
22 |
Added dma_soft_reset to trigger register resets |
fransschreuder |
3269d 09h |
/ |
21 |
Fixed BUG http://opencores.org/bug,view,2562 |
fransschreuder |
3278d 06h |
/ |
20 |
Fixed:
* Missing packets if the fifo goes empty during a TLP
* Dynamically change the empty threshold of the main fifo to TLP size |
fransschreuder |
3292d 05h |
/ |
19 |
* driver/README updated |
oussamak |
3298d 06h |
/ |
18 |
Changed:
* Added drivers
* Added Wupper tools for debugging
* Added card ID register |
oussamak |
3298d 08h |
/ |