OpenCores
URL https://opencores.org/ocsvn/xgate/xgate/trunk

Subversion Repositories xgate

[/] - Rev 94

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
94 Update irq test to check all interrupts, add sync reset test. All this to improve code coverage. rehayes 4610d 10h /
93 Initial revision, memory image for skipjack test. rehayes 4610d 10h /
92 Add sync reset to bypass register. rehayes 4610d 10h /
91 Update to use one ISR to handle all 127 interrupts. rehayes 4610d 10h /
90 Cosmetic omment changes. rehayes 4610d 10h /
89 Code cleanup. rehayes 4624d 09h /
88 Updated with complete code rehayes 4697d 18h /
87 First pass JTAG TAP, state machine working but needs work to complete reset of TAP. rehayes 4824d 08h /
86 Add JTAG test tasks rehayes 4824d 08h /
85 Corrections to instruction set details example code, added test bench debugger. rehayes 5098d 17h /
84 Added notes on SKIPJACK encrypt/decrypt applications, testbench debugger and user guide corrections. rehayes 5098d 17h /
83 Add subroutine quailifier. rehayes 5098d 18h /
82 Added debug module to assist in software debugging. rehayes 5099d 12h /
81 Initial checkin of the SKIPJACK encrypt/decrypt application program rehayes 5099d 13h /
80 Added IRQ bypass registers and Test bench appendix rehayes 5161d 13h /
79 Added IRQ bypass registers and Test bench appendix rehayes 5161d 13h /
78 Added IRQ bypass registers and Test bench appendix rehayes 5161d 13h /
77 Documentation update rehayes 5161d 13h /
76 Updated xgate_risc.v for xlink synthesis warnings. rehayes 5184d 14h /
75 Fixed xlink synthesis warnings noted by Nachiket Jugade, missing else statment for chid_sm_ns line 393, mising default on shifter lines 2382 rehayes 5184d 15h /
74 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5189d 16h /
73 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5189d 16h /
72 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5189d 16h /
71 Added irq bypass registers to rtl, testbench and doc. rehayes 5190d 18h /
70 Updated with interrupt bypass controll registers. rehayes 5190d 18h /
69 New test to verify irq interrupt priority encoder. rehayes 5190d 19h /
68 Added new test for interrupt priority and updated WISHBONE slave module with semaphore register. rehayes 5190d 19h /
67 Added irq bypass function and controll registers. Made lowest interrupt index highest priority. rehayes 5190d 19h /
66 Fix testbench and RISC core related to debug mode and wait states. rehayes 5210d 15h /
65 Parameterize delays based on number of RAM wait states. rehayes 5210d 15h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.