OpenCores
URL https://opencores.org/ocsvn/xgate/xgate/trunk

Subversion Repositories xgate

[/] - Rev 98

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
98 Fixed PC underflow detect error when loading PC at thread startup. rehayes 4247d 17h /
97 Fix lint problems, change lowest interrupt vector from 0 to 1.\nDetect program counter underflow/overflow as a software error. rehayes 4267d 04h /
96 Fix lint problems, change lowest interrupt vector from 0 to 1. rehayes 4267d 05h /
95 Covers all 127 interrupts with one service routine. rehayes 4658d 08h /
94 Update irq test to check all interrupts, add sync reset test. All this to improve code coverage. rehayes 4658d 08h /
93 Initial revision, memory image for skipjack test. rehayes 4658d 08h /
92 Add sync reset to bypass register. rehayes 4658d 08h /
91 Update to use one ISR to handle all 127 interrupts. rehayes 4658d 08h /
90 Cosmetic omment changes. rehayes 4658d 08h /
89 Code cleanup. rehayes 4672d 07h /
88 Updated with complete code rehayes 4745d 16h /
87 First pass JTAG TAP, state machine working but needs work to complete reset of TAP. rehayes 4872d 06h /
86 Add JTAG test tasks rehayes 4872d 06h /
85 Corrections to instruction set details example code, added test bench debugger. rehayes 5146d 15h /
84 Added notes on SKIPJACK encrypt/decrypt applications, testbench debugger and user guide corrections. rehayes 5146d 15h /
83 Add subroutine quailifier. rehayes 5146d 15h /
82 Added debug module to assist in software debugging. rehayes 5147d 10h /
81 Initial checkin of the SKIPJACK encrypt/decrypt application program rehayes 5147d 11h /
80 Added IRQ bypass registers and Test bench appendix rehayes 5209d 11h /
79 Added IRQ bypass registers and Test bench appendix rehayes 5209d 11h /
78 Added IRQ bypass registers and Test bench appendix rehayes 5209d 11h /
77 Documentation update rehayes 5209d 11h /
76 Updated xgate_risc.v for xlink synthesis warnings. rehayes 5232d 12h /
75 Fixed xlink synthesis warnings noted by Nachiket Jugade, missing else statment for chid_sm_ns line 393, mising default on shifter lines 2382 rehayes 5232d 13h /
74 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5237d 13h /
73 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5237d 14h /
72 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5237d 14h /
71 Added irq bypass registers to rtl, testbench and doc. rehayes 5238d 16h /
70 Updated with interrupt bypass controll registers. rehayes 5238d 16h /
69 New test to verify irq interrupt priority encoder. rehayes 5238d 16h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.