OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_1/] [rtl/] [verilog/] [eth_wishbone.v] - Rev 115

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 7981d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
113 RxPointer bug fixed. mohor 7988d 23h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
112 Previous bug wasn't succesfully removed. Now fixed. mohor 7989d 13h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
111 Master state machine had a bug when switching from master write to
master read.
mohor 7990d 02h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
110 m_wb_cyc_o signal released after every single transfer. mohor 7990d 06h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8057d 16h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8066d 17h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
97 Small typo fixed. lampret 8092d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8096d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
91 Comments in Slovene language removed. mohor 8102d 13h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
90 casex changed with case, fifo reset changed. mohor 8102d 14h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
88 rx_fifo was not always cleared ok. Fixed. mohor 8112d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
87 Status was not latched correctly sometimes. Fixed. mohor 8112d 13h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
86 Big Endian problem when sending frames fixed. mohor 8113d 19h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
82 Byte ordering changed (Big Endian used). casex changed with case because
Xilinx Foundation had problems. Tested in HW. It WORKS.
mohor 8119d 07h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
80 Small fixes for external/internal DMA missmatches. mohor 8123d 09h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
77 Interrupts changed mohor 8123d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
64 Status was not written correctly when frames were discarted because of
address mismatch.
mohor 8134d 09h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
61 RxStartFrm cleared when abort or retry comes. mohor 8134d 14h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
60 Changes that were lost when updating from 1.5 to 1.8 fixed. mohor 8134d 14h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
54 Addition of new module eth_addrcheck.v billditt 8135d 05h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
48 RxOverRun added to statuses. mohor 8137d 09h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
43 Tx status is written back to the BD. mohor 8138d 17h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
42 Rx status is written back to the BD. mohor 8141d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8143d 12h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8144d 10h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8148d 14h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8157d 16h /ethmac/tags/rel_1/rtl/verilog/eth_wishbone.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.