OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_11] - Rev 125

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 8000d 18h /ethmac/tags/rel_11
124 Define ETH_MIIMODER_RST corrected to 0x00000400. mohor 8000d 19h /ethmac/tags/rel_11
122 ethernet spram added. So far a generic ram and xilinx RAMB4 are used. mohor 8002d 19h /ethmac/tags/rel_11
121 gsr added for use when ETH_XILINX_RAMB4 define is set. mohor 8002d 19h /ethmac/tags/rel_11
120 Unused files removed. mohor 8002d 20h /ethmac/tags/rel_11
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 8002d 20h /ethmac/tags/rel_11
118 ShiftEnded synchronization changed. mohor 8006d 11h /ethmac/tags/rel_11
117 Clock mrx_clk set to 2.5 MHz. mohor 8006d 22h /ethmac/tags/rel_11
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 8006d 22h /ethmac/tags/rel_11
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 8007d 20h /ethmac/tags/rel_11
114 EXTERNAL_DMA removed. External DMA not supported. mohor 8008d 17h /ethmac/tags/rel_11
113 RxPointer bug fixed. mohor 8015d 09h /ethmac/tags/rel_11
112 Previous bug wasn't succesfully removed. Now fixed. mohor 8015d 23h /ethmac/tags/rel_11
111 Master state machine had a bug when switching from master write to
master read.
mohor 8016d 12h /ethmac/tags/rel_11
110 m_wb_cyc_o signal released after every single transfer. mohor 8016d 15h /ethmac/tags/rel_11
109 Comment removed. mohor 8016d 16h /ethmac/tags/rel_11
108 Testbench supports unaligned accesses. mohor 8084d 01h /ethmac/tags/rel_11
107 TX_BUF_BASE changed. mohor 8084d 01h /ethmac/tags/rel_11
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8084d 02h /ethmac/tags/rel_11
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8093d 03h /ethmac/tags/rel_11
104 FCS should not be included in NibbleMinFl. mohor 8094d 21h /ethmac/tags/rel_11
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8094d 22h /ethmac/tags/rel_11
102 Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
or not.
mohor 8094d 22h /ethmac/tags/rel_11
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8094d 22h /ethmac/tags/rel_11
100 Generic ram or Xilinx ram can be used in fifo (selectable by setting
ETH_FIFO_XILINX in eth_defines.v).
mohor 8094d 22h /ethmac/tags/rel_11
99 Document revised. mohor 8101d 21h /ethmac/tags/rel_11
98 Document revised. mohor 8101d 21h /ethmac/tags/rel_11
97 Small typo fixed. lampret 8118d 20h /ethmac/tags/rel_11
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8122d 19h /ethmac/tags/rel_11
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8122d 22h /ethmac/tags/rel_11

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.