OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_18] - Rev 224

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
224 Signals for a wave window in Modelsim. tadejm 7924d 08h /ethmac/tags/rel_18
223 Some code changed due to bug fixes. tadejm 7924d 08h /ethmac/tags/rel_18
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7928d 06h /ethmac/tags/rel_18
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7931d 06h /ethmac/tags/rel_18
218 Typo error fixed. (When using Bist) mohor 7931d 08h /ethmac/tags/rel_18
217 Bist supported. mohor 7931d 08h /ethmac/tags/rel_18
216 Bist signals added. mohor 7931d 09h /ethmac/tags/rel_18
215 Bist supported. mohor 7931d 09h /ethmac/tags/rel_18
214 Signals for WISHBONE B3 compliant interface added. mohor 7932d 05h /ethmac/tags/rel_18
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7932d 05h /ethmac/tags/rel_18
212 Minor $display change. mohor 7932d 05h /ethmac/tags/rel_18
211 Bist added. mohor 7932d 05h /ethmac/tags/rel_18
210 BIST added. mohor 7932d 06h /ethmac/tags/rel_18
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7933d 09h /ethmac/tags/rel_18
208 Virtual Silicon RAMs moved to lib directory tadej 7949d 03h /ethmac/tags/rel_18
207 Virtual Silicon RAM support fixed tadej 7949d 03h /ethmac/tags/rel_18
206 Virtual Silicon RAM added to the simulation. mohor 7949d 03h /ethmac/tags/rel_18
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7949d 04h /ethmac/tags/rel_18
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7949d 04h /ethmac/tags/rel_18
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 7949d 04h /ethmac/tags/rel_18
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7952d 05h /ethmac/tags/rel_18
201 Core size added to the document. mohor 7952d 06h /ethmac/tags/rel_18
200 File with lower case checked in instead. mohor 7952d 06h /ethmac/tags/rel_18
199 Datasheet name changed to lower case name. mohor 7952d 06h /ethmac/tags/rel_18
198 Removed file. File with name in lower case will be added instead. mohor 7952d 06h /ethmac/tags/rel_18
197 Ethernet Data Sheet. mohor 7952d 06h /ethmac/tags/rel_18
196 Ethernet product brief. mohor 7952d 07h /ethmac/tags/rel_18
195 Product brief removed because it is the same as Datasheet. mohor 7952d 07h /ethmac/tags/rel_18
194 Full duplex tests modified and testbench bug repaired. tadej 7952d 08h /ethmac/tags/rel_18
193 Temp version (backup). mohor 7952d 09h /ethmac/tags/rel_18

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.