OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_2] - Rev 46

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
46 HASH0 and HASH1 registers added. mohor 8173d 09h /ethmac/tags/rel_2
45 Ethernet Datasheet added. mohor 8173d 15h /ethmac/tags/rel_2
44 Ethernet Datasheet added to cvs. mohor 8173d 15h /ethmac/tags/rel_2
43 Tx status is written back to the BD. mohor 8174d 16h /ethmac/tags/rel_2
42 Rx status is written back to the BD. mohor 8177d 09h /ethmac/tags/rel_2
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8179d 11h /ethmac/tags/rel_2
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8180d 09h /ethmac/tags/rel_2
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8184d 13h /ethmac/tags/rel_2
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8193d 15h /ethmac/tags/rel_2
37 Link in the header changed. mohor 8193d 15h /ethmac/tags/rel_2
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8239d 13h /ethmac/tags/rel_2
35 RX_BD_NUM changed to TX_BD_NUM. Few typos corrected. mohor 8242d 10h /ethmac/tags/rel_2
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8242d 11h /ethmac/tags/rel_2
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8242d 15h /ethmac/tags/rel_2
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8242d 15h /ethmac/tags/rel_2
31 RX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8242d 16h /ethmac/tags/rel_2
30 BD section updated. mohor 8244d 12h /ethmac/tags/rel_2
29 Generic memory model is used. Defines are changed for the same reason. mohor 8264d 11h /ethmac/tags/rel_2
28 New release. Name changed to lower case. mohor 8267d 03h /ethmac/tags/rel_2
27 File names changed to lower case. mohor 8267d 03h /ethmac/tags/rel_2
26 First release of product brief. mohor 8267d 03h /ethmac/tags/rel_2
25 First release of product brief. mohor 8267d 03h /ethmac/tags/rel_2
24 Log file added. mohor 8289d 14h /ethmac/tags/rel_2
23 Number of addresses (wb_adr_i) minimized. mohor 8289d 14h /ethmac/tags/rel_2
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8289d 17h /ethmac/tags/rel_2
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8290d 13h /ethmac/tags/rel_2
20 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8314d 11h /ethmac/tags/rel_2
19 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8314d 11h /ethmac/tags/rel_2
18 Few little NCSIM warnings fixed. mohor 8327d 11h /ethmac/tags/rel_2
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8354d 12h /ethmac/tags/rel_2

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.