OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_25/] - Rev 256

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7877d 19h /ethmac/tags/rel_25
255 TPauseRq synchronized to tx_clk. mohor 7877d 19h /ethmac/tags/rel_25
254 Temp version. mohor 7878d 23h /ethmac/tags/rel_25
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7879d 01h /ethmac/tags/rel_25
252 Just some updates. tadejm 7879d 02h /ethmac/tags/rel_25
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7879d 02h /ethmac/tags/rel_25
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7879d 02h /ethmac/tags/rel_25
248 wb_rst_i is used for MIIM reset. mohor 7880d 02h /ethmac/tags/rel_25
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7883d 05h /ethmac/tags/rel_25
245 Rev 1.7. mohor 7883d 23h /ethmac/tags/rel_25
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7884d 01h /ethmac/tags/rel_25
243 Late collision is not reported any more. tadejm 7884d 06h /ethmac/tags/rel_25
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7884d 21h /ethmac/tags/rel_25
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7884d 21h /ethmac/tags/rel_25
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7884d 21h /ethmac/tags/rel_25
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7884d 21h /ethmac/tags/rel_25
238 Defines fixed to use generic RAM by default. mohor 7897d 01h /ethmac/tags/rel_25
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7899d 06h /ethmac/tags/rel_25
235 rev 4. mohor 7899d 21h /ethmac/tags/rel_25
234 Figure list assed to the revision 3. mohor 7900d 05h /ethmac/tags/rel_25
233 Revision 0.3 released. Some figures added. mohor 7900d 05h /ethmac/tags/rel_25
232 fpga define added. mohor 7905d 00h /ethmac/tags/rel_25
231 Description of Core Modules added (figure). mohor 7907d 02h /ethmac/tags/rel_25
229 case changed to casex. mohor 7910d 22h /ethmac/tags/rel_25
227 Changed BIST scan signals. tadejm 7911d 02h /ethmac/tags/rel_25
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7911d 04h /ethmac/tags/rel_25
225 Some minor changes. tadejm 7911d 04h /ethmac/tags/rel_25
224 Signals for a wave window in Modelsim. tadejm 7911d 05h /ethmac/tags/rel_25
223 Some code changed due to bug fixes. tadejm 7911d 05h /ethmac/tags/rel_25
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7915d 03h /ethmac/tags/rel_25

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.