Rev |
Log message |
Author |
Age |
Path |
241 |
StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame. |
tadejm |
7897d 17h |
/ethmac/tags/rel_25/rtl/verilog |
240 |
All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. |
tadejm |
7897d 17h |
/ethmac/tags/rel_25/rtl/verilog |
239 |
RxError is not generated when small frame reception is enabled and small
frames are received. |
tadejm |
7897d 17h |
/ethmac/tags/rel_25/rtl/verilog |
238 |
Defines fixed to use generic RAM by default. |
mohor |
7909d 21h |
/ethmac/tags/rel_25/rtl/verilog |
236 |
State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. |
mohor |
7912d 02h |
/ethmac/tags/rel_25/rtl/verilog |
232 |
fpga define added. |
mohor |
7917d 20h |
/ethmac/tags/rel_25/rtl/verilog |
229 |
case changed to casex. |
mohor |
7923d 18h |
/ethmac/tags/rel_25/rtl/verilog |
227 |
Changed BIST scan signals. |
tadejm |
7923d 22h |
/ethmac/tags/rel_25/rtl/verilog |
226 |
Igor added WB burst support and repaired BUG when handling TX under-run and retry. |
tadejm |
7924d 00h |
/ethmac/tags/rel_25/rtl/verilog |
221 |
TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed. |
mohor |
7927d 23h |
/ethmac/tags/rel_25/rtl/verilog |
219 |
txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished. |
mohor |
7931d 00h |
/ethmac/tags/rel_25/rtl/verilog |
218 |
Typo error fixed. (When using Bist) |
mohor |
7931d 02h |
/ethmac/tags/rel_25/rtl/verilog |
214 |
Signals for WISHBONE B3 compliant interface added. |
mohor |
7931d 23h |
/ethmac/tags/rel_25/rtl/verilog |
213 |
Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added. |
mohor |
7931d 23h |
/ethmac/tags/rel_25/rtl/verilog |
212 |
Minor $display change. |
mohor |
7931d 23h |
/ethmac/tags/rel_25/rtl/verilog |
211 |
Bist added. |
mohor |
7931d 23h |
/ethmac/tags/rel_25/rtl/verilog |
210 |
BIST added. |
mohor |
7931d 23h |
/ethmac/tags/rel_25/rtl/verilog |
204 |
ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). |
mohor |
7948d 21h |
/ethmac/tags/rel_25/rtl/verilog |
203 |
Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core. |
mohor |
7948d 21h |
/ethmac/tags/rel_25/rtl/verilog |
202 |
CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated. |
mohor |
7951d 22h |
/ethmac/tags/rel_25/rtl/verilog |
168 |
CarrierSenseLost bug fixed when operating in full duplex mode. |
mohor |
7960d 01h |
/ethmac/tags/rel_25/rtl/verilog |
167 |
Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. |
mohor |
7961d 01h |
/ethmac/tags/rel_25/rtl/verilog |
166 |
Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated. |
mohor |
7962d 02h |
/ethmac/tags/rel_25/rtl/verilog |
165 |
HASH improvement needed. |
mohor |
7962d 05h |
/ethmac/tags/rel_25/rtl/verilog |
164 |
Ethernet debug registers removed. |
mohor |
7962d 05h |
/ethmac/tags/rel_25/rtl/verilog |
161 |
Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set. |
mohor |
7963d 02h |
/ethmac/tags/rel_25/rtl/verilog |
160 |
error acknowledge cycle termination added to display. |
mohor |
7963d 02h |
/ethmac/tags/rel_25/rtl/verilog |
159 |
Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized. |
mohor |
7963d 23h |
/ethmac/tags/rel_25/rtl/verilog |
150 |
Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK. |
mohor |
7967d 21h |
/ethmac/tags/rel_25/rtl/verilog |
149 |
Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected. |
mohor |
7967d 21h |
/ethmac/tags/rel_25/rtl/verilog |