OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_27] - Rev 262

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
262 Version 1.18 released.
MIIMRST (Reset of the MIIM module) not used any more in the MIIMODER
register. Control Frame bit (CF) added to the RX buffer descriptor. Control
frame detection section updated.
mohor 7870d 02h /ethmac/tags/rel_27
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7870d 02h /ethmac/tags/rel_27
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7870d 14h /ethmac/tags/rel_27
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7871d 03h /ethmac/tags/rel_27
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7871d 03h /ethmac/tags/rel_27
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7871d 03h /ethmac/tags/rel_27
255 TPauseRq synchronized to tx_clk. mohor 7871d 04h /ethmac/tags/rel_27
254 Temp version. mohor 7872d 07h /ethmac/tags/rel_27
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7872d 09h /ethmac/tags/rel_27
252 Just some updates. tadejm 7872d 10h /ethmac/tags/rel_27
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7872d 10h /ethmac/tags/rel_27
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7872d 10h /ethmac/tags/rel_27
248 wb_rst_i is used for MIIM reset. mohor 7873d 10h /ethmac/tags/rel_27
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7876d 13h /ethmac/tags/rel_27
245 Rev 1.7. mohor 7877d 07h /ethmac/tags/rel_27
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7877d 09h /ethmac/tags/rel_27
243 Late collision is not reported any more. tadejm 7877d 15h /ethmac/tags/rel_27
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7878d 05h /ethmac/tags/rel_27
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7878d 05h /ethmac/tags/rel_27
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7878d 05h /ethmac/tags/rel_27
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7878d 05h /ethmac/tags/rel_27
238 Defines fixed to use generic RAM by default. mohor 7890d 09h /ethmac/tags/rel_27
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7892d 15h /ethmac/tags/rel_27
235 rev 4. mohor 7893d 05h /ethmac/tags/rel_27
234 Figure list assed to the revision 3. mohor 7893d 14h /ethmac/tags/rel_27
233 Revision 0.3 released. Some figures added. mohor 7893d 14h /ethmac/tags/rel_27
232 fpga define added. mohor 7898d 09h /ethmac/tags/rel_27
231 Description of Core Modules added (figure). mohor 7900d 10h /ethmac/tags/rel_27
229 case changed to casex. mohor 7904d 07h /ethmac/tags/rel_27
227 Changed BIST scan signals. tadejm 7904d 11h /ethmac/tags/rel_27

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.