OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [bench/] [verilog] - Rev 356

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
356 Rename eth_defines.v to ethmac_defines.v to fit better into OpenCores project structure olof 4691d 01h /ethmac/trunk/bench/verilog
348 Added option to dump VCD files olof 4707d 23h /ethmac/trunk/bench/verilog
346 Updated project location olof 4708d 02h /ethmac/trunk/bench/verilog
345 Temporarily disable failing tests olof 4708d 04h /ethmac/trunk/bench/verilog
344 bit 9 in phy control register is self clearing olof 4714d 06h /ethmac/trunk/bench/verilog
343 Address miss should not be asserted on short frames olof 4718d 02h /ethmac/trunk/bench/verilog
342 Added cast to avoid inequality when comparing different data types olof 4718d 02h /ethmac/trunk/bench/verilog
338 root 5512d 05h /ethmac/trunk/bench/verilog
335 New directory structure. root 5569d 10h /ethmac/trunk/bench/verilog
334 Minor fixes for Icarus simulator. igorm 7017d 12h /ethmac/trunk/bench/verilog
331 Tests for delayed CRC and defer indication added. igorm 7046d 07h /ethmac/trunk/bench/verilog
318 Latest Ethernet IP core testbench. tadejm 7378d 04h /ethmac/trunk/bench/verilog
315 Updated testbench. Some more testcases, some repaired. tadejm 7490d 07h /ethmac/trunk/bench/verilog
302 mbist signals updated according to newest convention markom 7539d 12h /ethmac/trunk/bench/verilog
299 Artisan RAMs added. mohor 7597d 08h /ethmac/trunk/bench/verilog
286 Define file in eth_cop.v is changed to eth_defines.v. Some defines were
moved from tb_eth_defines.v to eth_defines.v.
mohor 7665d 08h /ethmac/trunk/bench/verilog
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 7798d 04h /ethmac/trunk/bench/verilog
279 Underrun test fixed. Many other tests fixed. mohor 7799d 06h /ethmac/trunk/bench/verilog
274 Backup version. Not fully working. tadejm 7807d 00h /ethmac/trunk/bench/verilog
267 Full duplex control frames tested. mohor 7863d 03h /ethmac/trunk/bench/verilog
266 Flow control test almost finished. mohor 7868d 02h /ethmac/trunk/bench/verilog
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7868d 18h /ethmac/trunk/bench/verilog
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7869d 06h /ethmac/trunk/bench/verilog
254 Temp version. mohor 7870d 23h /ethmac/trunk/bench/verilog
252 Just some updates. tadejm 7871d 02h /ethmac/trunk/bench/verilog
243 Late collision is not reported any more. tadejm 7876d 07h /ethmac/trunk/bench/verilog
227 Changed BIST scan signals. tadejm 7903d 03h /ethmac/trunk/bench/verilog
223 Some code changed due to bug fixes. tadejm 7903d 06h /ethmac/trunk/bench/verilog
216 Bist signals added. mohor 7910d 06h /ethmac/trunk/bench/verilog
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7912d 07h /ethmac/trunk/bench/verilog

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.