OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk] - Rev 175

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
175 Script fixed to new dir structure mohor 7953d 12h /ethmac/trunk
174 Directory keeper mohor 7953d 13h /ethmac/trunk
173 Keeps the directory mohor 7953d 13h /ethmac/trunk
172 NCSIM simulation environment added to cvs mohor 7953d 13h /ethmac/trunk
171 NCSIM simulation environment added. mohor 7953d 13h /ethmac/trunk
170 Headers changed. mohor 7953d 13h /ethmac/trunk
169 New testbench. Thanks to Tadej M - "The Spammer". mohor 7953d 14h /ethmac/trunk
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7954d 11h /ethmac/trunk
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 7955d 11h /ethmac/trunk
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 7956d 12h /ethmac/trunk
165 HASH improvement needed. mohor 7956d 15h /ethmac/trunk
164 Ethernet debug registers removed. mohor 7956d 15h /ethmac/trunk
163 Another temporary version. Core is almost finished. Testbench not included,
yet"
mohor 7957d 07h /ethmac/trunk
162 Another temporary version. Core is almost finished. Testbench not included,
yet.
mohor 7957d 07h /ethmac/trunk
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 7957d 13h /ethmac/trunk
160 error acknowledge cycle termination added to display. mohor 7957d 13h /ethmac/trunk
159 Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized.
mohor 7958d 09h /ethmac/trunk
158 Typo fixed. mohor 7958d 09h /ethmac/trunk
157 This testbench will soon be obsolete. Please use tb_ethernet.v mohor 7960d 14h /ethmac/trunk
156 Valid testbench. mohor 7960d 15h /ethmac/trunk
155 Minor changes. mohor 7960d 15h /ethmac/trunk
154 Design document is still under construction. mohor 7961d 14h /ethmac/trunk
153 Temp version (backup). mohor 7962d 05h /ethmac/trunk
152 Version 1.16 created. See revision history in the document for details. mohor 7962d 05h /ethmac/trunk
150 Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK.
mohor 7962d 07h /ethmac/trunk
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 7962d 07h /ethmac/trunk
148 Bug when last byte of destination address was not checked fixed. mohor 7962d 07h /ethmac/trunk
147 ETH_TXCTRL and ETH_RXCTRL registers added. Interrupts related to
the control frames connected.
mohor 7962d 07h /ethmac/trunk
146 CarrierSenseLost status is not set when working in loopback mode. mohor 7962d 07h /ethmac/trunk
145 Defines for control registers added (ETH_TXCTRL and ETH_RXCTRL). mohor 7962d 07h /ethmac/trunk

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.