OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc] - Rev 289

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
289 Added back the delay for the cursor home command, since it is slow on most Hitachi compatible LCD panels. jshamlet 1180d 11h /open8_urisc
288 Removed hard-wired R/Wn output and replaced it with a note that the R/Wn line must be tied low either in firmware or on the board. jshamlet 1181d 07h /open8_urisc
287 Fixed mangled comments and revisioning dates. jshamlet 1182d 06h /open8_urisc
286 Added initial cut of a "universal" character LCD driver. Allows for adjustment of address setup, enable high, and cycle times. Also has built-in timers for handling timing on certain commands. jshamlet 1182d 07h /open8_urisc
285 Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. jshamlet 1189d 10h /open8_urisc
284 Corrected the vhdl unit name and description for o8_7seg.vhd jshamlet 1302d 21h /open8_urisc
283 Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. jshamlet 1306d 08h /open8_urisc
282 Modified the SDLC core transmit states to have consistent naming. jshamlet 1306d 09h /open8_urisc
281 Added pre-initialization to the dual-port RAM signals. jshamlet 1306d 12h /open8_urisc
280 Got rid of silly aliases that connected the dual-port memory and the arbitration logic. jshamlet 1306d 12h /open8_urisc
279 More comment cleanup jshamlet 1307d 09h /open8_urisc
278 Flattened the SDLC interface to fewer files and eliminated the package file. jshamlet 1308d 03h /open8_urisc
277 Fixed documentation errors related to flags. The UPP ALU instruction only alters the C flag, not the Z or N flags. This implies that using indexed loads or stores with auto post-increment will potentially alter the C flag. jshamlet 1308d 09h /open8_urisc
276 More comment fixes jshamlet 1343d 06h /open8_urisc
275 Fixed a minor comment error. jshamlet 1345d 00h /open8_urisc
274 Updated comments with more corrections jshamlet 1345d 07h /open8_urisc
273 Updated comments with corrections jshamlet 1345d 08h /open8_urisc
272 Updated the HTML documentation to reflect the removed generic. jshamlet 1355d 08h /open8_urisc
271 Removed deleted generic define. jshamlet 1355d 08h /open8_urisc
270 Moved CPU internal constants to o8_cpu.vhd and replace the generic that set the RSP direction flag with a constant instead. This removes the need to expose internal architectural flags externally.

Also added a hard-coded version register that takes a major and minor value as bytes using generics. This is a read-only register to the CPU.
jshamlet 1355d 08h /open8_urisc
269 Modified the write data path to use separate enumerated states rather than reuse the .reg field to improve performance. jshamlet 1357d 22h /open8_urisc
268 Added a 16-input external interrupt manager and dedicated SPI tx-only transmitter (for use with DACs, etc.). Also updated the soft-DACs with cleaned up HDL. jshamlet 1357d 22h /open8_urisc
267 Corrected the file description to indicate this is an example package. jshamlet 1357d 22h /open8_urisc
266 Accidentally uploaded incorrect example file for Open8_cfg.vhd jshamlet 1357d 22h /open8_urisc
265 Fixed a bug where "reg" wasn't being initialized with Poly_Init at reset. jshamlet 1450d 07h /open8_urisc
264 Updated comments jshamlet 1460d 04h /open8_urisc
263 Fixed a very old bug in the CPU core where autoincrements weren't affecting the upper register in the pair, causing it to loop around the lower 256 bytes. This only affected LDX/LDO, as the proper ALU signals were being generated in STO/STX and UPP. Wow, that bug has been in there for AGES.

Also separated the SDLC TX and RX interrupts so that they could be handled separately.
jshamlet 1460d 04h /open8_urisc
262 Added comments to LCD controllers - specifically that reading either register 0 or 1 will return the ready status. This code was already present, but not mentioned in the register map. jshamlet 1469d 08h /open8_urisc
261 Increased delay timer to 7 bits for button press detection. jshamlet 1476d 08h /open8_urisc
260 Added missing comments for Sequential_Interrupts generic, as well as comments explaining portions of the CPU operations. jshamlet 1489d 07h /open8_urisc

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.