OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430] - Rev 122

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
122 Add coverage report generation (NCVERILOG only)
Add support for the ISIM Xilinx simulator.
olivier.girard 4664d 18h /openmsp430
121 Add a new FPGA example for the LX9 Microboard from Avnet.
Many thanks to Ricardo Ribalda Delgado for his contribution on this one :-)
olivier.girard 4736d 18h /openmsp430
120 update tools changelog... olivier.girard 4768d 01h /openmsp430
119 Slight improvement of the gdbproxy to improve the support of the EMBSYSREGVIEW Eclipse plugin. olivier.girard 4768d 02h /openmsp430
118 Changelog update (move to modified BSD license). olivier.girard 4768d 19h /openmsp430
117 To facilitate commercial adoption of the openMSP430, the core has moved to a modified BSD license. olivier.girard 4768d 19h /openmsp430
116 Update documentation to reflect the latest core updates. olivier.girard 4784d 19h /openmsp430
115 Add linker script example. olivier.girard 4793d 19h /openmsp430
114 Improved the VerifyCPU_ID procedure. olivier.girard 4796d 18h /openmsp430
113 Created ChangeLog files... olivier.girard 4797d 19h /openmsp430
112 Modified comment. olivier.girard 4801d 18h /openmsp430
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4802d 18h /openmsp430
110 Rework of the GUI for the software development tools.
Added possibility to give custom information through the omsp_alias.xml file.
olivier.girard 4803d 18h /openmsp430
109 Update Xilinx FPGA example with the latest openMSP430 core RTL version. olivier.girard 4857d 03h /openmsp430
108 Add serial debug interface tasks to the Actel fpga simulation environment. olivier.girard 4858d 16h /openmsp430
107 Update Actel and Alter FPGA examples with the latest openMSP430 core RTL version. olivier.girard 4858d 16h /openmsp430
106 Separated the Timer A defines from the openMSP430 ones.
Added the "dbg_en" port in order to allow a separate reset of the debug interface.
Added the "core_en" port (when cleared, the CPU will stop execution, the dbg_freeze signal will be set and the aclk & smclk will be stopped).
Renamed "per_wen" to "per_we" to prevent confusion with active low signals.
Removed to missing unused flops when the DBG_EN is not defined (thanks to Mihai contribution).
olivier.girard 4858d 17h /openmsp430
105 Removed dummy memory read access for the MOV/PUSH/CALL/RETI instructions.
These were not problematic but this is simply cleaner that way.
olivier.girard 4873d 17h /openmsp430
104 Update all FPGA example projects with the latest RTL version. olivier.girard 4877d 19h /openmsp430
103 Removed the timescale from all RTL files.
Added possibility to exclude the "includes" statements from the RTL.
olivier.girard 4879d 00h /openmsp430
102 Fixed bug reported by Mihai ( http://opencores.org/bug,view,1955 ).
The following PUSH instructions are now working as expected:

- indexed mode: PUSH x(R1)
- indirect register mode: PUSH @R1
- indirect autoincrement: PUSH @R1+
olivier.girard 4879d 17h /openmsp430
101 Cosmetic change in order to prevent an X propagation whenever executing a byte instruction with an uninitialized memory location as source. olivier.girard 4879d 18h /openmsp430
100 Update HTML documentation with Actel's FPGA implementation example (file & directory description section). olivier.girard 4882d 17h /openmsp430
99 Small fix for CVER simulator support. olivier.girard 4883d 18h /openmsp430
98 Added support for VCS verilog simulator.
VPD and TRN waveforms can now be generated.
olivier.girard 4883d 18h /openmsp430
97 Update Tools' Windows executables with EraseROM command fix. olivier.girard 4884d 18h /openmsp430
96 Fixed EraseROM command in the TCL library of the Software development tools. olivier.girard 4884d 18h /openmsp430
95 Update some test patterns for the additional simulator supports. olivier.girard 4887d 18h /openmsp430
94 Thanks to Mihai-Costin Manolescu's contribution, the simulation scripts now support the following simulators:
- Icarus Verilog
- Cver
- Verilog-XL
- NCVerilog
- Modelsim
olivier.girard 4887d 18h /openmsp430
93 Update Tools' Windows executables. olivier.girard 4891d 18h /openmsp430

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.