OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] - Rev 510

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
510 Updates for release 0.5.1rc1. jeremybennett 4831d 14h /openrisc
509 Tagging the 0.5.0rc3 release of Or1ksim jeremybennett 4831d 15h /openrisc
508 Updates for Or1ksim 0.5.0rc3. jeremybennett 4832d 14h /openrisc
507 Newlib libgloss board support update. Corresponding GCC port changes to support it. julius 4838d 11h /openrisc
506 ORPSoC or1200 interrupt and syscall generation test julius 4839d 10h /openrisc
505 OR1200 overflow detection fixup

SPIflash program update

or1200 driver library timer improvement
julius 4839d 11h /openrisc
504 ORPSoC ALU update with new comparison configuration option, software test for comparisons and register file comment cleanup julius 4856d 07h /openrisc
503 ORPSoC's or1200 defines fix to indicate we don't actually have I/DMMU invalidate registers. julius 4857d 03h /openrisc
502 ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default
julius 4859d 07h /openrisc
501 ORPSoC or1200 mult/mac/divide unit serial arith bug fixed.
ORPSoC or1200 defines now use serial divide by default
julius 4860d 07h /openrisc
500 ORPSoC's System C UART model can now accept input from stdin during simulation to drive consoles etc

ML501 simulation makefile update to allow custom ELFs to be specified
julius 4860d 10h /openrisc
499 ORPSoC OR1200 updates - added l.ext instructions with tests, ammended some MAC bugs, decode stage cleanup julius 4861d 03h /openrisc
498 or_debug_proxy updates to documentation and Makefile related to latest ftd2xx driver, julius 4862d 16h /openrisc
497 or_debug_proxy updates julius 4863d 12h /openrisc
496 ORPSoC ml501 updates - increased frequency, updated documentation julius 4863d 14h /openrisc
495 ORPSoC adding more accessor functions to Micron SDRAM model. julius 4863d 14h /openrisc
494 Change to ensure handles ctrl-C correctly with empty line. jeremybennett 4874d 07h /openrisc
493 ORPSoC VPI JTAG interface, hopefully fix 64-bit machine compile issues. julius 4876d 16h /openrisc
492 ORPSoC VPI interface for modelsim and documentation update julius 4877d 14h /openrisc
491 ORPSoC or1200_monitor update. julius 4878d 00h /openrisc
490 Updates to fix spurious test failures and register scheduling. jeremybennett 4882d 06h /openrisc
489 ORPSoC sw cleanup. Remove warnings. julius 4887d 13h /openrisc
488 ORPSoC OR1200 driver - tick timer exception handler reverted to generic - cpu tick function hook used as default in handler table. OR1200 timer demo sw for board added. julius 4887d 14h /openrisc
487 ORPSoC main software makefile update julius 4890d 11h /openrisc
486 ORPSoC updates, mainly software, i2c driver julius 4890d 11h /openrisc
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4894d 16h /openrisc
484 Changes to make r12 call-saved and to bring wchar tests in line. jeremybennett 4895d 14h /openrisc
483 Updated with new opcodes to generate random numbers and to identify us as Or1ksim. jeremybennett 4897d 16h /openrisc
482 Don't hardcode tool versions in help text olof 4899d 04h /openrisc
481 OR1200 Update. RTL and spec. julius 4910d 23h /openrisc

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.