Rev |
Log message |
Author |
Age |
Path |
570 |
Fix white space in ethmac headers |
olof |
4841d 13h |
/openrisc/trunk/orpsocv2/rtl |
547 |
ORPSoC dbg_if fix for slow Wishbone slaves |
julius |
4888d 19h |
/openrisc/trunk/orpsocv2/rtl |
546 |
ORPSoC update: Fix WB B3 bursting termination on error in WB B3 RAM model |
julius |
4889d 12h |
/openrisc/trunk/orpsocv2/rtl |
545 |
ORPSoC - revert unecessary i2c fix - driver oneliner was all that was needed. |
julius |
4895d 15h |
/openrisc/trunk/orpsocv2/rtl |
543 |
i2c_master_slave bug fix for slave, potentially holding SDA low when master wants to send stop. |
julius |
4895d 22h |
/openrisc/trunk/orpsocv2/rtl |
537 |
ORPSoC or1200 fix for l.rfe bug, and when multiply is disabled. |
julius |
4912d 09h |
/openrisc/trunk/orpsocv2/rtl |
536 |
ORPSoC - removing duplicate ethmac toplevel file. |
julius |
4915d 22h |
/openrisc/trunk/orpsocv2/rtl |
530 |
ORPSoC update
Ethernet MAC Wishbone interface fixes
Beginnings of software update.
ML501 backend script fixes for new ISE |
julius |
4924d 21h |
/openrisc/trunk/orpsocv2/rtl |
506 |
ORPSoC or1200 interrupt and syscall generation test |
julius |
4950d 16h |
/openrisc/trunk/orpsocv2/rtl |
505 |
OR1200 overflow detection fixup
SPIflash program update
or1200 driver library timer improvement |
julius |
4950d 16h |
/openrisc/trunk/orpsocv2/rtl |
504 |
ORPSoC ALU update with new comparison configuration option, software test for comparisons and register file comment cleanup |
julius |
4967d 12h |
/openrisc/trunk/orpsocv2/rtl |
503 |
ORPSoC's or1200 defines fix to indicate we don't actually have I/DMMU invalidate registers. |
julius |
4968d 08h |
/openrisc/trunk/orpsocv2/rtl |
502 |
ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default |
julius |
4970d 12h |
/openrisc/trunk/orpsocv2/rtl |
501 |
ORPSoC or1200 mult/mac/divide unit serial arith bug fixed.
ORPSoC or1200 defines now use serial divide by default |
julius |
4971d 13h |
/openrisc/trunk/orpsocv2/rtl |
499 |
ORPSoC OR1200 updates - added l.ext instructions with tests, ammended some MAC bugs, decode stage cleanup |
julius |
4972d 09h |
/openrisc/trunk/orpsocv2/rtl |
485 |
ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 |
julius |
5005d 21h |
/openrisc/trunk/orpsocv2/rtl |
479 |
ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. |
julius |
5024d 01h |
/openrisc/trunk/orpsocv2/rtl |
478 |
ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. |
julius |
5025d 17h |
/openrisc/trunk/orpsocv2/rtl |
477 |
ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each. |
julius |
5026d 01h |
/openrisc/trunk/orpsocv2/rtl |
476 |
ORPSoC updates. Added 16kB cache options to OR1200, now as default on reference design. Cleaned up simulation Makefile more. |
julius |
5026d 18h |
/openrisc/trunk/orpsocv2/rtl |
462 |
ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.
RAM models updated. |
julius |
5034d 00h |
/openrisc/trunk/orpsocv2/rtl |
456 |
ORPSoCv2 or1200 - SPRs module format and comment update. Or1200 monitor Verilog now displays report and exit l.nops to stdout by default. |
julius |
5045d 17h |
/openrisc/trunk/orpsocv2/rtl |
439 |
ORPSoC update
Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST
Multiply/divide tests for to run on target.
Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.
Added ability to use ram_wb as internal memory on ML501 design.
Fixed ethernet MAC tests for ML501. |
julius |
5065d 16h |
/openrisc/trunk/orpsocv2/rtl |
435 |
ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality. |
julius |
5072d 07h |
/openrisc/trunk/orpsocv2/rtl |
426 |
ORPSoC update
Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.
ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued... |
julius |
5085d 06h |
/openrisc/trunk/orpsocv2/rtl |
415 |
ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash. |
julius |
5093d 16h |
/openrisc/trunk/orpsocv2/rtl |
412 |
ORPSoC update - Rearranged Xilinx ML501, simulations working again. |
julius |
5097d 06h |
/openrisc/trunk/orpsocv2/rtl |
411 |
Improved ethmac testbench and software.
Renamed some OR1200 library functions to be more generic.
Fixed bug with versatile_mem_ctrl for Actel board.
Added ability to simulate gatelevel modules alongside RTL modules
in board build. |
julius |
5097d 18h |
/openrisc/trunk/orpsocv2/rtl |
409 |
ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation. |
julius |
5098d 18h |
/openrisc/trunk/orpsocv2/rtl |
408 |
ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. |
julius |
5099d 06h |
/openrisc/trunk/orpsocv2/rtl |