OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl] - Rev 356

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
356 Added new simple MAC test to ORPSoC test suite:
* orpsocv2/sw/or1200asm/or1200asm-mac.S: Added

Fixed MAC pipeline issue in OR1200
* or1200/rtl/verilog/or1200_mult_mac.v: Made mac_op valid only once per insn.
* orpsocv2/rtl/verilog/components/or1200/or1200_mult_mac.v: ""

* orpsocv2/sw/dhry/dhry.c: Changed final output to be same as ORPmon version
* orpsocv2/sim/bin/Makefile: Added new MAC test to default tests
julius 5119d 05h /openrisc/trunk/orpsocv2/rtl
353 OR1200 RTL and ORPSoCv2 update, fixing Verilator build capability.
* or1200/rtl/verilog/or1200_sprs.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_sprs.v: ""
* or1200/rtl/verilog/or1200_ctrl.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_ctrl.v: ""
* or1200/rtl/verilog/or1200_except.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_except.v: ""
* orpsocv2/rtl/verilog/components/wb_ram_b3/wb_ram_b3.v: Some
Verilator related Lint issues fixed.

ORPSoCv2: Removed bus arbiter snooping functions from OrpsocAccess and
updated RAM model hooks for new RAM.
* orpsocv2/bench/sysc/include/Or1200MonitorSC.h: Remove arbiter snooping
* orpsocv2/bench/sysc/src/Or1200MonitorSC.cpp: ""
* orpsocv2/bench/sysc/include/OrpsocAccess.h: Remove arbiter snooping,
change include and classes for new RAM model.
* orpsocv2/bench/sysc/src/OrpsocAccess.cpp: ""

or_debug_proxy - fixing sleep and Windows make issues:
* or_debug_proxy/src/gdb.c: Removed all sleep - still to be fixed properly
* or_debug_proxy/Makefile: Remove VPI file when building on Cygwin (deprecated)

ORPmon play around, various changes to low level files.
julius 5120d 13h /openrisc/trunk/orpsocv2/rtl
351 OR1200 with icarus fixed up. MMu test fix, remove testfloat elf, adding new arbiter and RAM, may break verilator compatibility... TODO julius 5121d 11h /openrisc/trunk/orpsocv2/rtl
350 Adding new OR1200 processor to ORPSoCv2 julius 5121d 15h /openrisc/trunk/orpsocv2/rtl
348 First stage of ORPSoCv2 update - more to come julius 5121d 16h /openrisc/trunk/orpsocv2/rtl
185 Adding single precision FPU to or1200, initial checkin, not fully tested yet julius 5179d 14h /openrisc/trunk/orpsocv2/rtl
69 ORPSoC xilinx ml501 board update - added ethernet eupport and software test julius 5322d 02h /openrisc/trunk/orpsocv2/rtl
67 New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory julius 5324d 20h /openrisc/trunk/orpsocv2/rtl
65 ORPSoCv2 update: or1200_defines DVRDCR value, verilog testbench uart decoder fix julius 5349d 00h /openrisc/trunk/orpsocv2/rtl
63 Finally adding RSP server to cycle accurate model, based on work by Jeremey Bennett but slightly modified for the debug unit we use. Adding binary logging file mode to cycle accurate model which allows smaller and quicker execution logging, along with binary log reader in sw/utils. Adding cycle accurate wishbone bus transaction log generation. still some bugs in CA model for some reason where it skips cycles when logging either execution or bus transactions. Changing or1200 du allowing hardware watchpoints on data load and stores. julius 5361d 17h /openrisc/trunk/orpsocv2/rtl
58 ORPSoC2 update - added fpu and implemented in processor, also some sw tests for it, makefile for event sims cleaned up julius 5403d 12h /openrisc/trunk/orpsocv2/rtl
57 ORPSoC execution logs created by event sim and cycle accurate should now be equivalent. Changed some of the rule names in orpsoc main makefile to make all rules use hyphens instead of underscores between words julius 5408d 16h /openrisc/trunk/orpsocv2/rtl
55 Added modelsim support to makefile. Moved buffer libraries to sensible place. Removed a lot of junk julius 5419d 09h /openrisc/trunk/orpsocv2/rtl
54 wb_conbus wishbone arbiter now in orpsocv2 instead of synthesized netlist julius 5429d 16h /openrisc/trunk/orpsocv2/rtl
51 ORPSoCv2 updates: cycle accurate profiling, ELF loading julius 5462d 15h /openrisc/trunk/orpsocv2/rtl
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5481d 09h /openrisc/trunk/orpsocv2/rtl
46 debug interfaces now support byte and non-aligned accesses from gdb julius 5496d 20h /openrisc/trunk/orpsocv2/rtl
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5532d 19h /openrisc/trunk/orpsocv2/rtl
43 Couple of fixes to ORPSoC, new linux patch version in toolchain script julius 5556d 16h /openrisc/trunk/orpsocv2/rtl
41 Update to or1k top julius 5575d 15h /openrisc/trunk/orpsocv2/rtl
6 Checking in ORPSoCv2 julius 5595d 08h /openrisc/trunk/orpsocv2/rtl

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.