OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk] - Rev 277

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
277 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
276 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
275 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
274 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
273 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
272 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
271 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
270 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
269 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
268 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
267 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 22h /openrisc/trunk
266 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 23h /openrisc/trunk
265 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 23h /openrisc/trunk
264 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 23h /openrisc/trunk
263 Baseline GCC 4.5.1 port for the OpenRISC 1000 jeremybennett 5049d 23h /openrisc/trunk
262 Baseline port of GCC 4.5.1 for OpenRISC 1000. jeremybennett 5050d 00h /openrisc/trunk
261 Linux patch update - all ioremap calls now default with cache inhibit julius 5051d 13h /openrisc/trunk
260 Fixed `define in FPU that didnt need to be there julius 5051d 13h /openrisc/trunk
259 Fixing or1200_defines FPU module selection defines - They are no longer needed julius 5053d 09h /openrisc/trunk
258 Big OR1200 update - FPU, data cache write-back added, spec updated, ODT format doc now main one, default config set to both caches 8K, all integer arithmetic, FPU off julius 5053d 09h /openrisc/trunk
257 Changed or1200 supplementary manual from referring or or1200v2 to be just for the or1200 in general julius 5053d 20h /openrisc/trunk
256 Linux patch update - disabled SCET driver by default julius 5054d 15h /openrisc/trunk
255 Linux patch update with USB host data cache issue solved, file formatting fixed julius 5056d 17h /openrisc/trunk
254 Update of Linux patch with USB driver, rename of its or1ksim config file julius 5057d 09h /openrisc/trunk
253 No need to define PROTOTYPES, now DWARF 2 debugging is the default. jeremybennett 5057d 20h /openrisc/trunk
252 Changes to use source and line info when DWARF debug data is available. jeremybennett 5057d 20h /openrisc/trunk
251 Bug in register enum declaration fixed in or32. Bug with empty arguments to
macro VEC_TA_GTY fixed.

* config/or32/or32.h <enum reg_class>: CR_REGS removed from
enumeration.
* vec.h: All references to VEC_TA_GTY with an empty fourth
argument replaced by VEC_TA_GTY_ANON with only three arguments
<VEC_TA_GTY_ANON>: Created.
jeremybennett 5057d 20h /openrisc/trunk
250 Specify -DPROTOTYPES to work round problems with K&R style declarations in GDB
testsuite.
jeremybennett 5059d 01h /openrisc/trunk
249 Corrected handling of double args to dummy calls. Better way of determining frame_id.

* or32-tdep.c (or32_push_dummy_call): Corrected handling of double
args provided in two regs.
(or32_frame_cache): Set frame_id based on SP as it will be, even
it not yet computed.
jeremybennett 5059d 01h /openrisc/trunk
248 Fixed two bugs in GDB tests.

* gdb.base/break.exp: Test for breakpoint at marker4, output
should be identical whether run with or without prototypes.
* gdb.base/call-sc.exp (test_scalar_returns): When the result of a
return is unknown, the value returned is undefined, not unchanged.
jeremybennett 5059d 01h /openrisc/trunk

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.