OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_47/] [or1ksim/] [cpu/] [or1k/] [sprs.c] - Rev 1106

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1106 Cache invalidate bug fixed again (it was ok before). simons 7890d 23h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
1097 Cache invalidate bug fixed. simons 7897d 17h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
997 PRINTF should be used instead of printf; command redirection repaired markom 7999d 06h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
914 SR[FO] is always set to 1. lampret 8023d 05h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
886 MMU registers reserved fields protected from writing. simons 8042d 22h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
884 code cleaning - a lot of global variables moved to runtime struct markom 8043d 04h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
805 kbd, fb, vga devices now uses scheduler markom 8134d 07h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
728 tick timer works with scheduler markom 8168d 04h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
644 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8199d 01h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
624 Added logging of writes/read to/from SPR registers. ivang 8205d 22h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8214d 16h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
572 Some new bugs fixed. simons 8219d 17h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
561 Tick timer is not connected to PIC. simons 8220d 21h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
518 some more performance optimizations markom 8230d 00h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
517 some performance optimizations markom 8230d 01h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
515 uart test updated; simprintf updated markom 8230d 04h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
511 new reporting system markom 8231d 00h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
479 connection with gdb repaired; temp_except_delay removed; lot of except and debug code cleaned; sys 203 causes stall under gdb; non-sim memory area log bug fixed markom 8246d 00h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
464 Some small bugs fixed. simons 8246d 16h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
450 Exceptions are allways enabled. simons 8251d 05h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
381 number display is more strict with 0x prefix with hex numbers markom 8268d 04h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
378 cleanup in testbench; pc divided into ppc and npc markom 8268d 06h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
371 steps toward joining or32.c and opcode/or32.h of or1ksim and gdb; decode.c moved to or32.c markom 8269d 05h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
292 Added TT and PIC SPRs to the status (info command) lampret 8288d 13h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
261 modified memory accesses; added cfg script; added pic test basic entry of vga; some extensions to mc markom 8293d 05h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
255 mtspr() now correctly sets value to register erez 8295d 00h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
242 removed GlobalMode markom 8300d 06h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8349d 12h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
183 changed special case for PICSR chris 8350d 08h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8379d 00h /or1k/tags/nog_patch_47/or1ksim/cpu/or1k/sprs.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.