OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_49/] [or1ksim/] [cpu] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5604d 07h /or1k/tags/nog_patch_49/or1ksim/cpu
1423 This commit was manufactured by cvs2svn to create tag 'nog_patch_49'. 7044d 14h /or1k/tags/nog_patch_49/or1ksim/cpu
1404 Move the function of ic_clock() to mtspr() and remove it nogj 7044d 14h /or1k/tags/nog_patch_49/or1ksim/cpu
1402 Do what dc_clock() did in mtspr() and remove it nogj 7044d 14h /or1k/tags/nog_patch_49/or1ksim/cpu
1398 Correct incorrect calls to eval_direct8 nogj 7044d 14h /or1k/tags/nog_patch_49/or1ksim/cpu
1386 Rework exception handling nogj 7050d 18h /or1k/tags/nog_patch_49/or1ksim/cpu
1384 Fix the parameters to the l.ff1/l.maci instructions nogj 7059d 17h /or1k/tags/nog_patch_49/or1ksim/cpu
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7059d 18h /or1k/tags/nog_patch_49/or1ksim/cpu
1376 aclocal && autoconf && automake phoenix 7078d 18h /or1k/tags/nog_patch_49/or1ksim/cpu
1375 Remove FAST_SIM, it nolonger provides a speed up nogj 7085d 09h /or1k/tags/nog_patch_49/or1ksim/cpu
1362 initialise dev_mem->chip_select in register_memory nogj 7085d 09h /or1k/tags/nog_patch_49/or1ksim/cpu
1359 Pass private data in readfunc/writefunc callbacks nogj 7085d 09h /or1k/tags/nog_patch_49/or1ksim/cpu
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7085d 09h /or1k/tags/nog_patch_49/or1ksim/cpu
1354 typing fixes phoenix 7093d 15h /or1k/tags/nog_patch_49/or1ksim/cpu
1353 Modularise simulator command parsing nogj 7094d 12h /or1k/tags/nog_patch_49/or1ksim/cpu
1352 Optimise execution history tracking nogj 7094d 12h /or1k/tags/nog_patch_49/or1ksim/cpu
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7094d 12h /or1k/tags/nog_patch_49/or1ksim/cpu
1346 Remove the global op structure nogj 7107d 16h /or1k/tags/nog_patch_49/or1ksim/cpu
1345 Fix out-of-tree builds nogj 7107d 16h /or1k/tags/nog_patch_49/or1ksim/cpu
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7107d 16h /or1k/tags/nog_patch_49/or1ksim/cpu
1343 * Fix warnings in insnset.c and execute.c nogj 7107d 16h /or1k/tags/nog_patch_49/or1ksim/cpu
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7107d 16h /or1k/tags/nog_patch_49/or1ksim/cpu
1341 Mark wich operand is the destination operand in the architechture definition nogj 7107d 17h /or1k/tags/nog_patch_49/or1ksim/cpu
1338 l.ff1 instruction added andreje 7123d 14h /or1k/tags/nog_patch_49/or1ksim/cpu
1324 memory access functions fixes phoenix 7205d 07h /or1k/tags/nog_patch_49/or1ksim/cpu
1323 Adrian Wise: or1ksim bugfix & Solaris build phoenix 7206d 14h /or1k/tags/nog_patch_49/or1ksim/cpu
1321 some tests rely on exit(0) as a last std output text to pass phoenix 7209d 07h /or1k/tags/nog_patch_49/or1ksim/cpu
1319 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7211d 07h /or1k/tags/nog_patch_49/or1ksim/cpu
1316 added a warning phoenix 7229d 05h /or1k/tags/nog_patch_49/or1ksim/cpu
1314 in some cases (cbasic test from orp for example) this caused problems, disable for now phoenix 7229d 05h /or1k/tags/nog_patch_49/or1ksim/cpu

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.