OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_58] - Rev 210

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
210 Updated debug. More cleanup. Added MAC. lampret 8323d 03h /or1k/tags/nog_patch_58
209 Update debug. lampret 8325d 08h /or1k/tags/nog_patch_58
208 Initial checkin with working port to or1k chris 8326d 20h /or1k/tags/nog_patch_58
207 Several major changes to allow gdb to work with an Or1k implementation
that does not need a writeable PC. This version will use the breakpoint
vector and install a new vector into the EPC register, and then single
step out of the breakpoint exception. The breakpoint exception vector
must include only 2 commands: l.rfe and l.nop. Anything else and this
gdb version will fail w/ or1ksim.
chris 8326d 23h /or1k/tags/nog_patch_58
206 Several modifications to support gdb in a new exception style mode.
This new version works with gdb, and does not require the simulator
to implement a writeable PC.
chris 8327d 00h /or1k/tags/nog_patch_58
205 Adding debug capabilities. Half done. lampret 8331d 03h /or1k/tags/nog_patch_58
204 Added function prototypes to stop gcc from complaining erez 8333d 19h /or1k/tags/nog_patch_58
203 Updated from xess branch. lampret 8335d 08h /or1k/tags/nog_patch_58
202 changed configure.in and acconfig.h to check for long long
reran autoheader & autoconf
erez 8340d 15h /or1k/tags/nog_patch_58
201 readfunc() and writefunc() now use unsigned long values instead of unsigned char. erez 8340d 16h /or1k/tags/nog_patch_58
200 Initial import simons 8343d 23h /or1k/tags/nog_patch_58
199 Initial import simons 8344d 00h /or1k/tags/nog_patch_58
198 Moved from testbench.old simons 8346d 11h /or1k/tags/nog_patch_58
197 This is not used any more. simons 8346d 11h /or1k/tags/nog_patch_58
196 Configuration SPRs added. simons 8346d 11h /or1k/tags/nog_patch_58
195 New test added. simons 8346d 11h /or1k/tags/nog_patch_58
194 Fixed a bug for little endian architectures. Could cause a hang of
gdb under some circumstances.
chris 8346d 19h /or1k/tags/nog_patch_58
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8346d 20h /or1k/tags/nog_patch_58
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8347d 05h /or1k/tags/nog_patch_58
191 Added UART jitter var to sim config chris 8348d 01h /or1k/tags/nog_patch_58
190 Added jitter initialization chris 8348d 01h /or1k/tags/nog_patch_58
189 fixed mode handling for tick facility chris 8348d 01h /or1k/tags/nog_patch_58
188 fixed PIC interrupt controller chris 8348d 01h /or1k/tags/nog_patch_58
187 minor change to clear pending exception chris 8348d 01h /or1k/tags/nog_patch_58
186 major change to UART structure chris 8348d 01h /or1k/tags/nog_patch_58
185 major change to UART code chris 8348d 01h /or1k/tags/nog_patch_58
184 modified decode for trace debugging chris 8348d 01h /or1k/tags/nog_patch_58
183 changed special case for PICSR chris 8348d 01h /or1k/tags/nog_patch_58
182 updated exception handling procedures chris 8348d 01h /or1k/tags/nog_patch_58
181 Added trace/stall commands chris 8348d 01h /or1k/tags/nog_patch_58

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.