OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_60/] - Rev 205

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
205 Adding debug capabilities. Half done. lampret 8360d 00h /or1k/tags/nog_patch_60
204 Added function prototypes to stop gcc from complaining erez 8362d 16h /or1k/tags/nog_patch_60
203 Updated from xess branch. lampret 8364d 05h /or1k/tags/nog_patch_60
202 changed configure.in and acconfig.h to check for long long
reran autoheader & autoconf
erez 8369d 13h /or1k/tags/nog_patch_60
201 readfunc() and writefunc() now use unsigned long values instead of unsigned char. erez 8369d 13h /or1k/tags/nog_patch_60
200 Initial import simons 8372d 20h /or1k/tags/nog_patch_60
199 Initial import simons 8372d 21h /or1k/tags/nog_patch_60
198 Moved from testbench.old simons 8375d 08h /or1k/tags/nog_patch_60
197 This is not used any more. simons 8375d 09h /or1k/tags/nog_patch_60
196 Configuration SPRs added. simons 8375d 09h /or1k/tags/nog_patch_60
195 New test added. simons 8375d 09h /or1k/tags/nog_patch_60
194 Fixed a bug for little endian architectures. Could cause a hang of
gdb under some circumstances.
chris 8375d 17h /or1k/tags/nog_patch_60
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8375d 17h /or1k/tags/nog_patch_60
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8376d 02h /or1k/tags/nog_patch_60
191 Added UART jitter var to sim config chris 8376d 23h /or1k/tags/nog_patch_60
190 Added jitter initialization chris 8376d 23h /or1k/tags/nog_patch_60
189 fixed mode handling for tick facility chris 8376d 23h /or1k/tags/nog_patch_60
188 fixed PIC interrupt controller chris 8376d 23h /or1k/tags/nog_patch_60
187 minor change to clear pending exception chris 8376d 23h /or1k/tags/nog_patch_60
186 major change to UART structure chris 8376d 23h /or1k/tags/nog_patch_60
185 major change to UART code chris 8376d 23h /or1k/tags/nog_patch_60
184 modified decode for trace debugging chris 8376d 23h /or1k/tags/nog_patch_60
183 changed special case for PICSR chris 8376d 23h /or1k/tags/nog_patch_60
182 updated exception handling procedures chris 8376d 23h /or1k/tags/nog_patch_60
181 Added trace/stall commands chris 8376d 23h /or1k/tags/nog_patch_60
180 Updated debug. lampret 8377d 04h /or1k/tags/nog_patch_60
179 Sim run script lampret 8396d 21h /or1k/tags/nog_patch_60
178 Some test code lampret 8396d 21h /or1k/tags/nog_patch_60
177 Improved wb_sram model lampret 8396d 21h /or1k/tags/nog_patch_60
176 IC enable/disable. lampret 8396d 21h /or1k/tags/nog_patch_60

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.