OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_66] - Rev 178

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
178 Some test code lampret 8368d 09h /or1k/tags/nog_patch_66
177 Improved wb_sram model lampret 8368d 09h /or1k/tags/nog_patch_66
176 IC enable/disable. lampret 8368d 09h /or1k/tags/nog_patch_66
175 Added new configure option --enable-impl=[default,mp3,bender],
which defines IMPL_impl.
It selects implementation specific environment. One should
#ifdef the code that is different than default.
markom 8369d 04h /or1k/tags/nog_patch_66
174 Few changes that should be done previously:
- machine.h replaced by spr_defs.h
- if reset label does not exist, boot from 0x0100
markom 8369d 07h /or1k/tags/nog_patch_66
173 - profiler added, use e.g.:
make profiler
./sim -profile -fast executable
./profiler -g [-c]

(no special compiling options necessary)
markom 8371d 11h /or1k/tags/nog_patch_66
172 Removing obsolete files. lampret 8372d 13h /or1k/tags/nog_patch_66
171 Added monitor.v and timescale.v lampret 8372d 13h /or1k/tags/nog_patch_66
170 Added cfg regs. Moved all defines into one defines.v file. More cleanup. lampret 8372d 13h /or1k/tags/nog_patch_66
169 Fixed memory cells. Moved monitor.h into monitor.v lampret 8372d 13h /or1k/tags/nog_patch_66
168 Major clean-up. lampret 8376d 03h /or1k/tags/nog_patch_66
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8377d 02h /or1k/tags/nog_patch_66
166 Fixed RAM's oen bug. Cache bypass under development. lampret 8394d 13h /or1k/tags/nog_patch_66
165 Added variable ack of WB transfers (see NODELAY_WBx). lampret 8394d 13h /or1k/tags/nog_patch_66
164 *** empty log message *** lampret 8396d 16h /or1k/tags/nog_patch_66
163 Forgot files.f file. lampret 8396d 16h /or1k/tags/nog_patch_66
162 Benches (under development). lampret 8396d 16h /or1k/tags/nog_patch_66
161 Development version of RTL. Libraries are missing. lampret 8396d 16h /or1k/tags/nog_patch_66
160 simulation script lampret 8396d 16h /or1k/tags/nog_patch_66
159 synthesis scripts lampret 8396d 16h /or1k/tags/nog_patch_66
158 Initial RTEMS import chris 8406d 07h /or1k/tags/nog_patch_66
157 Update simons 8413d 10h /or1k/tags/nog_patch_66
156 File moved to opcode. simons 8413d 10h /or1k/tags/nog_patch_66
155 Update simons 8413d 10h /or1k/tags/nog_patch_66
154 Updated for new runtime environment chris 8419d 10h /or1k/tags/nog_patch_66
153 Writes to SPR_PC are now enabled chris 8419d 10h /or1k/tags/nog_patch_66
152 Breakpoint exceptions from single step are not printed now. chris 8419d 10h /or1k/tags/nog_patch_66
151 Typo in the previous commit. Sorry. chris 8419d 10h /or1k/tags/nog_patch_66
150 Fixed some single stepping issues chris 8419d 10h /or1k/tags/nog_patch_66
149 Fixed bug where disassemble command caused a segmentation fault chris 8420d 12h /or1k/tags/nog_patch_66

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.