OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_66] - Rev 85

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
85 Added dumphex. lampret 8534d 17h /or1k/tags/nog_patch_66
84 Update. lampret 8534d 17h /or1k/tags/nog_patch_66
83 Updates. lampret 8534d 17h /or1k/tags/nog_patch_66
82 Changed pctemp to pcnext. lampret 8534d 17h /or1k/tags/nog_patch_66
80 First import. lampret 8562d 12h /or1k/tags/nog_patch_66
79 Data and instruction cache simulation added. lampret 8564d 09h /or1k/tags/nog_patch_66
78 (i/d)tlb_status lampret 8687d 23h /or1k/tags/nog_patch_66
77 Regular update. lampret 8687d 23h /or1k/tags/nog_patch_66
76 regular update lampret 8687d 23h /or1k/tags/nog_patch_66
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8687d 23h /or1k/tags/nog_patch_66
74 Same as DMMU. lampret 8694d 22h /or1k/tags/nog_patch_66
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8694d 22h /or1k/tags/nog_patch_66
72 Added 'how to build GNU tools' lampret 8699d 23h /or1k/tags/nog_patch_66
71 Clean two typos. lampret 8705d 01h /or1k/tags/nog_patch_66
70 Basic setjmp/longjmp are ready. lampret 8705d 01h /or1k/tags/nog_patch_66
69 Sim debug. lampret 8706d 23h /or1k/tags/nog_patch_66
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8706d 23h /or1k/tags/nog_patch_66
67 Added simulator "application load". lampret 8706d 23h /or1k/tags/nog_patch_66
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8706d 23h /or1k/tags/nog_patch_66
65 Added DMMU stats. lampret 8706d 23h /or1k/tags/nog_patch_66
64 SPR bit definition moved to spr_defs.h. lampret 8706d 23h /or1k/tags/nog_patch_66
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8706d 23h /or1k/tags/nog_patch_66
62 OR1K DMMU model. lampret 8706d 23h /or1k/tags/nog_patch_66
61 2000-09-26 Joel Sherrill <joel@OARcorp.com>

* libc/sys/rtems/include/pthread.h: Added file missed by earlier
commit of RTEMS modifications.
joel 8721d 17h /or1k/tags/nog_patch_66
60 Memory model changed. lampret 8742d 02h /or1k/tags/nog_patch_66
59 2000-09-05 Joel Sherrill <joel@OARcorp.com>

* Merged newlib-1.8.2-rtems-20000905.diff which includes
or16 and or32 configuration support.
joel 8742d 13h /or1k/tags/nog_patch_66
57 This commit was generated by cvs2svn to compensate for changes in r56, which
included commits to RCS files with non-trunk default branches.
joel 8748d 11h /or1k/tags/nog_patch_66
55 Added 'dv' command for dumping memory as verilog model. lampret 8757d 23h /or1k/tags/nog_patch_66
54 Regular maintenance. lampret 8757d 23h /or1k/tags/nog_patch_66
53 Added setjmp/longjmp. lampret 8762d 23h /or1k/tags/nog_patch_66

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.