OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_1/] [or1200] - Rev 589

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8213d 20h /or1k/tags/rel_1/or1200
573 Fixed module name when compiling with OR1200_XILINX_RAM32X1D lampret 8216d 21h /or1k/tags/rel_1/or1200
571 Changed alignment exception EPCR. Not tested yet. lampret 8217d 06h /or1k/tags/rel_1/or1200
570 Fixed order of syscall and range exceptions. lampret 8217d 08h /or1k/tags/rel_1/or1200
569 Default ASIC configuration does not sample WB inputs. lampret 8217d 18h /or1k/tags/rel_1/or1200
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8217d 21h /or1k/tags/rel_1/or1200
536 Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be. lampret 8224d 03h /or1k/tags/rel_1/or1200
512 Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target. lampret 8228d 06h /or1k/tags/rel_1/or1200
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8228d 19h /or1k/tags/rel_1/or1200
402 Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32 lampret 8258d 22h /or1k/tags/rel_1/or1200
401 *** empty log message *** simons 8262d 08h /or1k/tags/rel_1/or1200
400 force_dslot_fetch does not work - allways zero. simons 8262d 08h /or1k/tags/rel_1/or1200
399 Trap insn couses break after exits ex_insn. simons 8262d 08h /or1k/tags/rel_1/or1200
391 Fixed except_stop width and fixed EX PC for 1400444f no-ops. lampret 8265d 04h /or1k/tags/rel_1/or1200
390 Changed instantiation name of VS RAMs. lampret 8265d 06h /or1k/tags/rel_1/or1200
387 Now FPGA and ASIC target are separate. lampret 8265d 08h /or1k/tags/rel_1/or1200
386 Fixed VS RAM instantiation - again. lampret 8265d 08h /or1k/tags/rel_1/or1200
370 Program counter divided to PPC and NPC. simons 8269d 06h /or1k/tags/rel_1/or1200
367 Changed DSR/DRR behavior and exception detection. lampret 8269d 19h /or1k/tags/rel_1/or1200
365 Added wb_cyc_o assignment after it was removed by accident. lampret 8270d 14h /or1k/tags/rel_1/or1200
360 Added OR1200_REGISTERED_INPUTS. lampret 8272d 06h /or1k/tags/rel_1/or1200
359 Added optional sampling of inputs. lampret 8272d 06h /or1k/tags/rel_1/or1200
358 Fixed virtual silicon single-port rams instantiation. lampret 8272d 06h /or1k/tags/rel_1/or1200
357 Fixed dbg_is_o assignment width. lampret 8272d 06h /or1k/tags/rel_1/or1200
356 Break point bug fixed simons 8272d 09h /or1k/tags/rel_1/or1200
354 Fixed width of du_except. lampret 8273d 03h /or1k/tags/rel_1/or1200
353 Cashes disabled. simons 8273d 13h /or1k/tags/rel_1/or1200
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8274d 16h /or1k/tags/rel_1/or1200
351 Fixed some l.trap typos. lampret 8274d 17h /or1k/tags/rel_1/or1200
350 For GDB changed single stepping and disabled trap exception. lampret 8274d 19h /or1k/tags/rel_1/or1200

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.