OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_24/] - Rev 365

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
365 Added wb_cyc_o assignment after it was removed by accident. lampret 8270d 07h /or1k/tags/rel_24
364 info spr bug fixed markom 8271d 06h /or1k/tags/rel_24
363 program can be stepped and continued before running it, supporting low level debugging markom 8271d 07h /or1k/tags/rel_24
362 some changes based on current modifications to or1k; cleaner register naming; ctrl-c causes stepi; write&read pc work on next instruction markom 8271d 12h /or1k/tags/rel_24
361 set config command added; config struct has been divided into two structs - config and runtime; -f option allows multiple config scripts markom 8271d 13h /or1k/tags/rel_24
360 Added OR1200_REGISTERED_INPUTS. lampret 8272d 00h /or1k/tags/rel_24
359 Added optional sampling of inputs. lampret 8272d 00h /or1k/tags/rel_24
358 Fixed virtual silicon single-port rams instantiation. lampret 8272d 00h /or1k/tags/rel_24
357 Fixed dbg_is_o assignment width. lampret 8272d 00h /or1k/tags/rel_24
356 Break point bug fixed simons 8272d 02h /or1k/tags/rel_24
355 uart VAPI model improved; changes to MC and eth. markom 8272d 10h /or1k/tags/rel_24
354 Fixed width of du_except. lampret 8272d 20h /or1k/tags/rel_24
353 Cashes disabled. simons 8273d 07h /or1k/tags/rel_24
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8274d 10h /or1k/tags/rel_24
351 Fixed some l.trap typos. lampret 8274d 11h /or1k/tags/rel_24
350 For GDB changed single stepping and disabled trap exception. lampret 8274d 13h /or1k/tags/rel_24
349 Some bugs regarding cache simulation fixed. simons 8276d 01h /or1k/tags/rel_24
348 Added instructions on how to build configure. ivang 8277d 09h /or1k/tags/rel_24
347 Added CRC32 calculation to Ethernet erez 8278d 06h /or1k/tags/rel_24
346 Improved Ethernet simulation erez 8278d 07h /or1k/tags/rel_24
345 Added check for net/ethernet.h (needed by ethernet simulator) erez 8278d 07h /or1k/tags/rel_24
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8278d 10h /or1k/tags/rel_24
343 Small touches to test programs erez 8278d 12h /or1k/tags/rel_24
342 added exception vectors to support and modified section names markom 8279d 09h /or1k/tags/rel_24
341 added VAPI for uart; uart 16550 support, some bugs fixed markom 8279d 10h /or1k/tags/rel_24
340 Added hpint vector lampret 8279d 11h /or1k/tags/rel_24
339 Added setpc test lampret 8279d 11h /or1k/tags/rel_24
338 Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc) lampret 8279d 11h /or1k/tags/rel_24
337 Fixed tick timer interrupt reporting by using TTCR[IP] bit. lampret 8279d 11h /or1k/tags/rel_24
336 VAPI works markom 8280d 06h /or1k/tags/rel_24

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.