OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc1/] [gen_or1k_isa] - Rev 1557

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1557 Fix most warnings issued by gcc4 nogj 6872d 16h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1554 fixed l.maci encoding phoenix 6890d 03h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1475 l.rfe does not have a delay slot. Don't mark it as such. nogj 7003d 06h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1452 Implement a dynamic recompiler to speed up the execution nogj 7030d 09h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1440 Reclasify l.trap and l.sys to be an exception instruction nogj 7030d 09h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1385 Fix description of the l.mac/l.msb/l.maci instructions nogj 7045d 13h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1384 Fix the parameters to the l.ff1/l.maci instructions nogj 7045d 13h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7080d 07h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1346 Remove the global op structure nogj 7093d 11h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7093d 11h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1341 Mark wich operand is the destination operand in the architechture definition nogj 7093d 12h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1338 l.ff1 instruction added andreje 7109d 09h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1309 removed includes phoenix 7282d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1308 Gyorgy Jeney: extensive cleanup phoenix 7285d 02h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1295 Updated instruction set descriptions. Changed FP instructions encoding. lampret 7307d 02h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1286 Changed desciption of the l.cust5 insns lampret 7356d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1285 Changed desciption of the l.cust5 insns lampret 7356d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1169 Added support for l.addc instruction. csanchez 7669d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1114 Added cvs log keywords lampret 7823d 21h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1113 Typos by Maria Bolado lampret 7823d 21h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1111 Small fix for path of tth binary. lampret 7839d 04h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1110 Re-generated. lampret 7839d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1109 Temp files should rather not be in the cvs repository. lampret 7839d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1108 Errors fixed. lampret 7839d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1107 Updatded and improved formatting. lampret 7839d 05h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
1034 Fixed encoding for l.div/l.divu. lampret 7965d 23h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
955 typos and grammar fixed markom 7992d 10h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
879 Initial version of OpenRISC Custom Unit Compiler added markom 8031d 08h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
801 l.muli instruction added markom 8123d 12h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa
722 floating point registers are obsolete; GPRs should be used instead markom 8151d 12h /or1k/tags/stable_0_2_0_rc1/gen_or1k_isa

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.