OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc2] - Rev 211

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
211 Added check for "long long" erez 8348d 22h /or1k/tags/stable_0_2_0_rc2
210 Updated debug. More cleanup. Added MAC. lampret 8352d 04h /or1k/tags/stable_0_2_0_rc2
209 Update debug. lampret 8354d 09h /or1k/tags/stable_0_2_0_rc2
208 Initial checkin with working port to or1k chris 8355d 20h /or1k/tags/stable_0_2_0_rc2
207 Several major changes to allow gdb to work with an Or1k implementation
that does not need a writeable PC. This version will use the breakpoint
vector and install a new vector into the EPC register, and then single
step out of the breakpoint exception. The breakpoint exception vector
must include only 2 commands: l.rfe and l.nop. Anything else and this
gdb version will fail w/ or1ksim.
chris 8356d 00h /or1k/tags/stable_0_2_0_rc2
206 Several modifications to support gdb in a new exception style mode.
This new version works with gdb, and does not require the simulator
to implement a writeable PC.
chris 8356d 00h /or1k/tags/stable_0_2_0_rc2
205 Adding debug capabilities. Half done. lampret 8360d 04h /or1k/tags/stable_0_2_0_rc2
204 Added function prototypes to stop gcc from complaining erez 8362d 19h /or1k/tags/stable_0_2_0_rc2
203 Updated from xess branch. lampret 8364d 09h /or1k/tags/stable_0_2_0_rc2
202 changed configure.in and acconfig.h to check for long long
reran autoheader & autoconf
erez 8369d 16h /or1k/tags/stable_0_2_0_rc2
201 readfunc() and writefunc() now use unsigned long values instead of unsigned char. erez 8369d 16h /or1k/tags/stable_0_2_0_rc2
200 Initial import simons 8372d 23h /or1k/tags/stable_0_2_0_rc2
199 Initial import simons 8373d 01h /or1k/tags/stable_0_2_0_rc2
198 Moved from testbench.old simons 8375d 12h /or1k/tags/stable_0_2_0_rc2
197 This is not used any more. simons 8375d 12h /or1k/tags/stable_0_2_0_rc2
196 Configuration SPRs added. simons 8375d 12h /or1k/tags/stable_0_2_0_rc2
195 New test added. simons 8375d 12h /or1k/tags/stable_0_2_0_rc2
194 Fixed a bug for little endian architectures. Could cause a hang of
gdb under some circumstances.
chris 8375d 20h /or1k/tags/stable_0_2_0_rc2
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8375d 20h /or1k/tags/stable_0_2_0_rc2
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8376d 05h /or1k/tags/stable_0_2_0_rc2
191 Added UART jitter var to sim config chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
190 Added jitter initialization chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
189 fixed mode handling for tick facility chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
188 fixed PIC interrupt controller chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
187 minor change to clear pending exception chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
186 major change to UART structure chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
185 major change to UART code chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
184 modified decode for trace debugging chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
183 changed special case for PICSR chris 8377d 02h /or1k/tags/stable_0_2_0_rc2
182 updated exception handling procedures chris 8377d 02h /or1k/tags/stable_0_2_0_rc2

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.