OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc3] - Rev 656

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
656 VGA console support added with frame buffer driver for CRT engine. simons 8192d 01h /or1k/tags/stable_0_2_0_rc3
655 TLB registers addresses changed. simons 8194d 17h /or1k/tags/stable_0_2_0_rc3
654 This is repaired in new versions of uClinux. simons 8194d 17h /or1k/tags/stable_0_2_0_rc3
653 Some cleanup. simons 8194d 17h /or1k/tags/stable_0_2_0_rc3
652 Some cleanup. simons 8194d 18h /or1k/tags/stable_0_2_0_rc3
651 Some cleanup. simons 8194d 18h /or1k/tags/stable_0_2_0_rc3
650 Some cleanup. simons 8194d 19h /or1k/tags/stable_0_2_0_rc3
649 Some cleanup. simons 8194d 19h /or1k/tags/stable_0_2_0_rc3
648 fb now works in system memory markom 8196d 04h /or1k/tags/stable_0_2_0_rc3
647 some changes to fb to make it compatible with HW markom 8196d 23h /or1k/tags/stable_0_2_0_rc3
646 some bugs fixed markom 8197d 01h /or1k/tags/stable_0_2_0_rc3
645 simple frame buffer peripheral with test added markom 8197d 04h /or1k/tags/stable_0_2_0_rc3
644 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8198d 00h /or1k/tags/stable_0_2_0_rc3
643 Quick bug fix. ivang 8198d 00h /or1k/tags/stable_0_2_0_rc3
642 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8198d 00h /or1k/tags/stable_0_2_0_rc3
641 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8198d 00h /or1k/tags/stable_0_2_0_rc3
640 Merge profiler and mprofiler with sim. ivang 8198d 01h /or1k/tags/stable_0_2_0_rc3
639 MMU cache inhibit bit test added. simons 8200d 16h /or1k/tags/stable_0_2_0_rc3
638 TLBTR CI bit is now working properly. simons 8200d 16h /or1k/tags/stable_0_2_0_rc3
637 Updated file names. lampret 8200d 17h /or1k/tags/stable_0_2_0_rc3
636 Fixed combinational loops. lampret 8200d 17h /or1k/tags/stable_0_2_0_rc3
635 Fixed Makefile bug. ivang 8200d 19h /or1k/tags/stable_0_2_0_rc3
634 configure.in : fixed to build start/Makefile
start.S : l.jalr r9 -> l.jr r9

Added missing files.
ivang 8201d 20h /or1k/tags/stable_0_2_0_rc3
633 Bug fix in command line parser. ivang 8201d 21h /or1k/tags/stable_0_2_0_rc3
632 profiler and mprofiler merged into sim. ivang 8202d 16h /or1k/tags/stable_0_2_0_rc3
631 Real cache access is simulated now. simons 8203d 15h /or1k/tags/stable_0_2_0_rc3
630 some bug fixes in store buffer analysis markom 8204d 00h /or1k/tags/stable_0_2_0_rc3
629 typo fixed markom 8204d 03h /or1k/tags/stable_0_2_0_rc3
627 or32 restored markom 8204d 04h /or1k/tags/stable_0_2_0_rc3
626 store buffer added markom 8204d 04h /or1k/tags/stable_0_2_0_rc3

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.