OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk] - Rev 82

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
82 Changed pctemp to pcnext. lampret 8503d 16h /or1k/trunk
80 First import. lampret 8531d 10h /or1k/trunk
79 Data and instruction cache simulation added. lampret 8533d 08h /or1k/trunk
78 (i/d)tlb_status lampret 8656d 21h /or1k/trunk
77 Regular update. lampret 8656d 21h /or1k/trunk
76 regular update lampret 8656d 22h /or1k/trunk
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8656d 22h /or1k/trunk
74 Same as DMMU. lampret 8663d 21h /or1k/trunk
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8663d 21h /or1k/trunk
72 Added 'how to build GNU tools' lampret 8668d 22h /or1k/trunk
71 Clean two typos. lampret 8673d 23h /or1k/trunk
70 Basic setjmp/longjmp are ready. lampret 8674d 00h /or1k/trunk
69 Sim debug. lampret 8675d 21h /or1k/trunk
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8675d 21h /or1k/trunk
67 Added simulator "application load". lampret 8675d 21h /or1k/trunk
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8675d 21h /or1k/trunk
65 Added DMMU stats. lampret 8675d 21h /or1k/trunk
64 SPR bit definition moved to spr_defs.h. lampret 8675d 21h /or1k/trunk
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8675d 21h /or1k/trunk
62 OR1K DMMU model. lampret 8675d 21h /or1k/trunk
61 2000-09-26 Joel Sherrill <joel@OARcorp.com>

* libc/sys/rtems/include/pthread.h: Added file missed by earlier
commit of RTEMS modifications.
joel 8690d 16h /or1k/trunk
60 Memory model changed. lampret 8711d 01h /or1k/trunk
59 2000-09-05 Joel Sherrill <joel@OARcorp.com>

* Merged newlib-1.8.2-rtems-20000905.diff which includes
or16 and or32 configuration support.
joel 8711d 12h /or1k/trunk
57 This commit was generated by cvs2svn to compensate for changes in r56, which
included commits to RCS files with non-trunk default branches.
joel 8717d 10h /or1k/trunk
55 Added 'dv' command for dumping memory as verilog model. lampret 8726d 22h /or1k/trunk
54 Regular maintenance. lampret 8726d 22h /or1k/trunk
53 Added setjmp/longjmp. lampret 8731d 22h /or1k/trunk
52 Comment character changed. lampret 8787d 17h /or1k/trunk
51 Exception detection changed a bit. lampret 8787d 17h /or1k/trunk
50 Added CURINSN macro. lampret 8787d 17h /or1k/trunk

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.