OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_11/] [bench] - Rev 87

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
87 Updated acording to RTL changes. mihad 7795d 16h /pci/tags/rel_11/bench
81 Updated synchronization in top level fifo modules. mihad 7838d 09h /pci/tags/rel_11/bench
73 Bug fixes, testcases added. mihad 7847d 15h /pci/tags/rel_11/bench
69 Changed BIST signal names etc.. mihad 7939d 18h /pci/tags/rel_11/bench
66 Changed empty status generation in pciw_fifo_control.v mihad 7946d 19h /pci/tags/rel_11/bench
64 The testcase I just added in previous revision repaired mihad 7949d 19h /pci/tags/rel_11/bench
63 Added additional testcase and changed rst name in BIST to trst mihad 7949d 21h /pci/tags/rel_11/bench
62 Added BIST signals for RAMs. mihad 7952d 14h /pci/tags/rel_11/bench
57 Added completion expiration test for WB Slave unit. Changed expiration signalling mihad 7965d 22h /pci/tags/rel_11/bench
54 Changed Tsetup and Thold for WISHBONE models, due to difficulties encountered during gate level sim mihad 7999d 15h /pci/tags/rel_11/bench
52 Oops, never before noticed that OC header is missing mihad 7999d 22h /pci/tags/rel_11/bench
51 Fixed a bug and provided testcase for it. Target was responding to configuration cycle type 1 transactions. mihad 7999d 22h /pci/tags/rel_11/bench
45 Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image mihad 8008d 20h /pci/tags/rel_11/bench
44 Added for testing of Configuration Cycles Type 1 mihad 8008d 21h /pci/tags/rel_11/bench
43 Removed - Interrupt acknowledge cycle now accepted by pci_behaviorial_device mihad 8008d 21h /pci/tags/rel_11/bench
35 Files updated with missing includes, resolved some race conditions in test bench mihad 8154d 00h /pci/tags/rel_11/bench
34 Added missing include statements mihad 8168d 22h /pci/tags/rel_11/bench
33 Added some testcases, removed un-needed fifo signals mihad 8169d 20h /pci/tags/rel_11/bench
26 Modified testbench and fixed some bugs mihad 8183d 15h /pci/tags/rel_11/bench
19 *** empty log message *** mihad 8201d 16h /pci/tags/rel_11/bench
15 Initial testbench import. Still under development mihad 8201d 18h /pci/tags/rel_11/bench
3 New project directory structure mihad 8323d 15h /pci/tags/rel_11/bench

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.