OpenCores
URL https://opencores.org/ocsvn/raytrac/raytrac/trunk

Subversion Repositories raytrac

[/] [raytrac/] [trunk/] [arithpack.vhd] - Rev 240

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
81 Almost There jguarin2002 4842d 09h /raytrac/trunk/arithpack.vhd
77 Now support for addition and substraction of A(7,10) component vectors jguarin2002 4854d 21h /raytrac/trunk/arithpack.vhd
76 Upgrade para obtener una mantissa de 20 bits jguarin2002 4856d 19h /raytrac/trunk/arithpack.vhd
74 On the rush, correct chip floor planning problem jguarin2002 4863d 08h /raytrac/trunk/arithpack.vhd
73 Almost Ready Division and Square Root jguarin2002 4864d 13h /raytrac/trunk/arithpack.vhd
60 Shifter circuit for Division Phase one done jguarin2002 4874d 18h /raytrac/trunk/arithpack.vhd
59 Tarde con pintiti, paquete aritmetico se anade raiz shifter y sqrt jguarin2002 4878d 00h /raytrac/trunk/arithpack.vhd
52 Working...... jguarin2002 4924d 10h /raytrac/trunk/arithpack.vhd
50 There's now a descent testbench\!\!\! jguarin2002 4932d 16h /raytrac/trunk/arithpack.vhd
49 Test bench ifs finally running jguarin2002 4933d 10h /raytrac/trunk/arithpack.vhd
47 Started making tests, but dont understand quite well the mechanics of Modelsim. Change Arithpack for quicker multiplier and memory instantiation jguarin2002 4936d 19h /raytrac/trunk/arithpack.vhd
45 Magic is already written... now we shall set the testbench on fire\! jguarin2002 4938d 09h /raytrac/trunk/arithpack.vhd
44 All components in the test bench are now instantiated what is left now is the magic, menaing the test algorithm... also rom memories with crash test dummies are addedsvn add memax.mif memay.mif memaz.mif membx.mif memby.mif membz.mif memcx.mif memcy.mif memcz.mif memdx.mif memdy.mif memdz.mifsvn add memax.mif memay.mif memaz.mif membx.mif memby.mif membz.mif memcx.mif memcy.mif memcz.mif memdx.mif memdy.mif memdz.mif... jguarin2002 4939d 10h /raytrac/trunk/arithpack.vhd
43 Nothing to say, just working on the Test Bench... jguarin2002 4939d 18h /raytrac/trunk/arithpack.vhd
42 no comment no tb yet: jguarin2002 4940d 11h /raytrac/trunk/arithpack.vhd
40 test bench changes..... jguarin2002 4942d 23h /raytrac/trunk/arithpack.vhd
32 carry_logic parameter added to uf entity jguarin2002 4953d 01h /raytrac/trunk/arithpack.vhd
27 Optimized code, using IEEE libraries and extra parameters to make a more legible code jguarin2002 4967d 08h /raytrac/trunk/arithpack.vhd
26 Corrections on opcoder jguarin2002 4967d 12h /raytrac/trunk/arithpack.vhd
25 Support to variable width and the possibility to choose between behavioral description and structural description jguarin2002 4967d 12h /raytrac/trunk/arithpack.vhd
24 Added a more simple mux to opcoder implementation. jguarin2002 4974d 05h /raytrac/trunk/arithpack.vhd
23 Doxygen documentation related changes..... jguarin2002 4974d 05h /raytrac/trunk/arithpack.vhd
22 Doxygen Documentation related changes. jguarin2002 4974d 21h /raytrac/trunk/arithpack.vhd
16 Commiting differences related to Doxygen documentation adding jguarin2002 4979d 10h /raytrac/trunk/arithpack.vhd
15 When selecting s0name, s1name, for a signal that belongs to a 2 stage pipe, the compiler would, based on the name, create just a single flipflop with Q feedbacking D, and that's no the case, so a lot of names has been changed, from s0signalname, s1signalname to stage0signalname, s1signalname and so on... jguarin2002 4981d 22h /raytrac/trunk/arithpack.vhd
14 Lots of typos fixed...... jguarin2002 4983d 22h /raytrac/trunk/arithpack.vhd
13 syntax typo fixed... jguarin2002 4983d 23h /raytrac/trunk/arithpack.vhd
12 syntax typo fixed... jguarin2002 4984d 00h /raytrac/trunk/arithpack.vhd
10 arithpack component declaration changed to make a more 'understandable' design, perhaps wont be that legible but at this stage, at least to me it is jguarin2002 4989d 15h /raytrac/trunk/arithpack.vhd
9 dumped fastmux, did not need it at all (by now), therefore arithpack.vhd was modified, by deleting the fastmux component declaration jguarin2002 4989d 18h /raytrac/trunk/arithpack.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.