OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw/] [verif/] - Rev 292

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5633d 11h /t48/tags/rel_1_1/sw/verif
289 This commit was manufactured by cvs2svn to create tag 'rel_1_1'. 5946d 22h /t48/tags/rel_1_1/sw/verif
268 io expander not suitable for dump compare arniml 6600d 21h /t48/tags/rel_1_1/sw/verif
266 cell contains io expander tests arniml 6600d 22h /t48/tags/rel_1_1/sw/verif
265 tagging changed for io expander simulation arniml 6600d 22h /t48/tags/rel_1_1/sw/verif
264 initial check-in arniml 6600d 22h /t48/tags/rel_1_1/sw/verif
246 initial check-in arniml 6605d 21h /t48/tags/rel_1_1/sw/verif
245 initial check-in arniml 6605d 21h /t48/tags/rel_1_1/sw/verif
239 adapt t48 external ROM offset arniml 6623d 20h /t48/tags/rel_1_1/sw/verif
238 initial check-in arniml 6623d 20h /t48/tags/rel_1_1/sw/verif
237 initial check-in arniml 6623d 20h /t48/tags/rel_1_1/sw/verif
236 initial check-in arniml 6623d 21h /t48/tags/rel_1_1/sw/verif
229 rework hex/simulation targets arniml 6626d 20h /t48/tags/rel_1_1/sw/verif
199 initial check-in arniml 6857d 23h /t48/tags/rel_1_1/sw/verif
194 initial check-in arniml 6859d 11h /t48/tags/rel_1_1/sw/verif
185 initial check-in arniml 6912d 23h /t48/tags/rel_1_1/sw/verif
184 initial check-in arniml 6913d 00h /t48/tags/rel_1_1/sw/verif
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 7004d 02h /t48/tags/rel_1_1/sw/verif
141 disable external memory to avoid conflicts with outl a, bus arniml 7230d 01h /t48/tags/rel_1_1/sw/verif
131 update arniml 7273d 20h /t48/tags/rel_1_1/sw/verif
130 initial check-in arniml 7273d 20h /t48/tags/rel_1_1/sw/verif
125 exclude from dump compare arniml 7343d 09h /t48/tags/rel_1_1/sw/verif
122 test MB after return from interrupt arniml 7344d 06h /t48/tags/rel_1_1/sw/verif
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7346d 23h /t48/tags/rel_1_1/sw/verif
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7387d 09h /t48/tags/rel_1_1/sw/verif
102 update for changes in address space of external memory arniml 7391d 06h /t48/tags/rel_1_1/sw/verif
99 initial check-in arniml 7391d 06h /t48/tags/rel_1_1/sw/verif
97 initial check-in arniml 7391d 07h /t48/tags/rel_1_1/sw/verif
95 check counter inactivity arniml 7392d 04h /t48/tags/rel_1_1/sw/verif
94 initial check-in arniml 7392d 04h /t48/tags/rel_1_1/sw/verif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.