OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1] - Rev 137

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
137 add link to COMPILE_LIST arniml 7270d 03h /t48/tags/rel_1_1
136 initial check-in arniml 7270d 03h /t48/tags/rel_1_1
135 add bug
PSENn Timing
arniml 7274d 13h /t48/tags/rel_1_1
134 Fix bug report:
"PSENn Timing"
PSEN is now only asserted for the second cycle if explicitely
requested by assert_psen_s.
The previous implementation asserted PSEN together with RD or WR.
arniml 7274d 23h /t48/tags/rel_1_1
133 add checks for PSEN arniml 7274d 23h /t48/tags/rel_1_1
132 stop simulation upon assertion error arniml 7274d 23h /t48/tags/rel_1_1
131 update arniml 7274d 23h /t48/tags/rel_1_1
130 initial check-in arniml 7274d 23h /t48/tags/rel_1_1
129 cleanup copyright notice arniml 7337d 07h /t48/tags/rel_1_1
128 counter_q is not cleared during reset
this would match all different descriptions of the Counter as
a) if the software assumes that the Counter is modified during reset, it
will initialize the Counter anyhow
b) the special case 'Counter not modified during reset' is covered
arniml 7344d 10h /t48/tags/rel_1_1
127 + log status of A11 properly during interrupt routines
+ trigger counter on negative edge of T1 instead of positive edge
arniml 7344d 11h /t48/tags/rel_1_1
126 + specify hex file for external ROM on i8039 command line
+ support for no_dump_compare file in test cell
arniml 7344d 11h /t48/tags/rel_1_1
125 exclude from dump compare arniml 7344d 11h /t48/tags/rel_1_1
124 fix wrong handling of MB after return from interrupt arniml 7345d 09h /t48/tags/rel_1_1
123 support hex file for external ROM arniml 7345d 09h /t48/tags/rel_1_1
122 test MB after return from interrupt arniml 7345d 09h /t48/tags/rel_1_1
121 update bug description for
Program Memory bank can be switched during interrupt
arniml 7348d 02h /t48/tags/rel_1_1
120 Fix bug report:
"Program Memory bank can be switched during interrupt"
int module emits int_in_progress signal that is used inside the decoder
to hold mb low for JMP and CALL during interrupts
arniml 7348d 02h /t48/tags/rel_1_1
119 add int_in_progress_o to entity of int module arniml 7348d 02h /t48/tags/rel_1_1
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7348d 02h /t48/tags/rel_1_1
117 add bug
Program Memory bank can be switched during interrupt
arniml 7349d 03h /t48/tags/rel_1_1
116 adapt to GHDL 0.12 / gcc 3.4.0 arniml 7377d 03h /t48/tags/rel_1_1
115 extend description arniml 7378d 07h /t48/tags/rel_1_1
114 initial check-in arniml 7382d 03h /t48/tags/rel_1_1
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7388d 12h /t48/tags/rel_1_1
112 update tb_behav_c0 for new ROM layout arniml 7388d 12h /t48/tags/rel_1_1
111 split 4k internal ROM into
+ 2k internal ROM
+ 2k external ROM
EA of t48_core is driven by MSB of internal ROM address
if upper 2k block is selected, the system switches to EA mode on the fly
arniml 7388d 12h /t48/tags/rel_1_1
110 exchange syn_rom for lpm_rom arniml 7388d 12h /t48/tags/rel_1_1
109 add new bug for release 0.1 BETA arniml 7389d 01h /t48/tags/rel_1_1
108 Fix for:
External Program Memory ignored when EA = 0
arniml 7389d 01h /t48/tags/rel_1_1

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.