OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] [versatile_library.v] - Rev 36

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
36 added generic andor_mux unneback 4877d 23h /versatile_library/trunk/rtl/verilog/versatile_library.v
35 added vl_mux2_andor and vl_mux3_andor localparam unneback 4878d 10h /versatile_library/trunk/rtl/verilog/versatile_library.v
34 added vl_mux2_andor and vl_mux3_andor unneback 4878d 10h /versatile_library/trunk/rtl/verilog/versatile_library.v
33 updated wb3wb3_bridge unneback 4891d 12h /versatile_library/trunk/rtl/verilog/versatile_library.v
32 added vl_pll for ALTERA (cycloneIII) unneback 4898d 22h /versatile_library/trunk/rtl/verilog/versatile_library.v
31 sync FIFO updated unneback 4918d 18h /versatile_library/trunk/rtl/verilog/versatile_library.v
30 updated counter for level1 and level2 function unneback 4918d 18h /versatile_library/trunk/rtl/verilog/versatile_library.v
29 updated counter for level1 and level2 function unneback 4918d 18h /versatile_library/trunk/rtl/verilog/versatile_library.v
28 added sync simplex FIFO unneback 4919d 19h /versatile_library/trunk/rtl/verilog/versatile_library.v
27 added sync simplex FIFO unneback 4919d 19h /versatile_library/trunk/rtl/verilog/versatile_library.v
25 added sync FIFO unneback 4920d 10h /versatile_library/trunk/rtl/verilog/versatile_library.v
24 added vl_dff_ce_set unneback 4921d 18h /versatile_library/trunk/rtl/verilog/versatile_library.v
23 fixed port map error in async fifo 1r1w unneback 4922d 09h /versatile_library/trunk/rtl/verilog/versatile_library.v
22 added binary counters unneback 4922d 14h /versatile_library/trunk/rtl/verilog/versatile_library.v
21 reg -> wire in and or mux in logic unneback 4923d 10h /versatile_library/trunk/rtl/verilog/versatile_library.v
18 naming convention vl_ unneback 4924d 21h /versatile_library/trunk/rtl/verilog/versatile_library.v
17 unneback 4988d 10h /versatile_library/trunk/rtl/verilog/versatile_library.v
15 added delay line unneback 4994d 18h /versatile_library/trunk/rtl/verilog/versatile_library.v
14 reg -> wire for various signals unneback 4994d 23h /versatile_library/trunk/rtl/verilog/versatile_library.v
13 cosmetic update unneback 4995d 01h /versatile_library/trunk/rtl/verilog/versatile_library.v
12 added wishbone comliant modules unneback 4995d 21h /versatile_library/trunk/rtl/verilog/versatile_library.v
11 async fifo simplex unneback 4996d 12h /versatile_library/trunk/rtl/verilog/versatile_library.v
10 added dff_ce_clear unneback 4998d 10h /versatile_library/trunk/rtl/verilog/versatile_library.v
8 added dff_ce_clear unneback 4998d 11h /versatile_library/trunk/rtl/verilog/versatile_library.v
7 mem update unneback 4998d 11h /versatile_library/trunk/rtl/verilog/versatile_library.v
6 added library files unneback 5011d 12h /versatile_library/trunk/rtl/verilog/versatile_library.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.