OpenCores
URL https://opencores.org/ocsvn/common/common/trunk

Subversion Repositories common

[/] - Rev 32

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
32 no message bbeaver 8282d 14h /
31 no message bbeaver 8286d 14h /
30 no message bbeaver 8287d 13h /
29 got timing checks mostly correct
No functional stuff yet
bbeaver 8287d 14h /
28 no message bbeaver 8288d 14h /
27 no message bbeaver 8289d 14h /
26 no message bbeaver 8290d 12h /
25 no message bbeaver 8291d 14h /
24 no message bbeaver 8293d 16h /
23 no message bbeaver 8294d 15h /
22 no message bbeaver 8294d 18h /
21 Added bookmarks. lampret 8295d 07h /
20 Some minor fixes. Document is now official version. lampret 8295d 08h /
19 no message bbeaver 8296d 16h /
18 no message bbeaver 8297d 14h /
17 Fixed link to specification_template.dot lampret 8297d 22h /
16 Added updated opencores coding guidelines. Added ver_plan.pdf and Specification template for Word. lampret 8297d 23h /
15 no message bbeaver 8317d 20h /
14 adding beginning LPM files bbeaver 8329d 16h /
13 This commit was manufactured by cvs2svn to create tag 'initial'. 8335d 16h /
12 Major cleanup.
Files are now compliant to Altera & Xilinx memories.
Memories are now compatible, i.e. drop-in replacements.
Added synthesizeable generic FPGA description.
Created "generic_memories" cvs entry.
rherveille 8335d 16h /
11 no message bbeaver 8342d 14h /
10 no message bbeaver 8342d 15h /
9 no message bbeaver 8346d 13h /
8 no message bbeaver 8346d 13h /
7 no message bbeaver 8346d 13h /
6 no message bbeaver 8346d 14h /
5 no message bbeaver 8346d 15h /
4 no message bbeaver 8346d 15h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 8346d 16h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.