OpenCores
URL https://opencores.org/ocsvn/sdcard_mass_storage_controller/sdcard_mass_storage_controller/trunk

Subversion Repositories sdcard_mass_storage_controller

[/] - Rev 137

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
137 Ram image for the sd-card, contating part of a FAT16 filesystem. tac2 5005d 04h /
136 Updated.
1. SD-model uppdated.
2. Data transaction completion only when BD que is empty
3. Card detect with debounce added to Normal_isr register bit, [1][2]
4. Reset logic change, should be synthesizable in altera and xilinx devices, without need of modifications
tac2 5005d 04h /
135 Uppdated Testbench tac2 5005d 06h /
134 Uppdate of project, filenames no mix of uppercase and lowercase.
No subfolder for the fifo.
tac2 5005d 06h /
133 Major uppdate of project, rename old files and restructure the folders tac2 5005d 06h /
132 tac2 5195d 03h /
131 tac2 5195d 03h /
130 tac2 5195d 04h /
129 tac2 5195d 05h /
128 tac2 5195d 07h /
127 tac2 5195d 07h /
126 tac2 5195d 19h /
125 New Testcase added tac2 5462d 12h /
124 tac2 5463d 01h /
123 tac2 5463d 02h /
122 Added big endian to data_host.
Serial_host now reset word_cnt
tac2 5463d 03h /
121 Big endianes and Lite endian switched tac2 5463d 03h /
120 RAM_WIDTH_32 Support added tac2 5463d 06h /
119 Word select fixed tac2 5471d 09h /
118 interupt generation corrected with a Or reduction tac2 5471d 19h /
117 tac2 5475d 03h /
116 tac2 5476d 06h /
115 tac2 5476d 07h /
114 tac2 5515d 05h /
113 tac2 5531d 05h /
112 tac2 5531d 07h /
111 Uppdate to follow design 0.2
Added license information header
tac2 5531d 18h /
110 tac2 5531d 18h /
109 tac2 5531d 18h /
108 Updated to Design document v.02 tac2 5531d 19h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.