OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] - Rev 118

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
118 Initial import. sybreon 5925d 06h /
117 added a rendezvous function sybreon 5930d 16h /
116 Added malloc() lock and unlock routines sybreon 5930d 16h /
115 This commit was manufactured by cvs2svn to create branch 'DEV_SYBREON'. 5931d 14h /
114 changed MSR bits sybreon 5931d 14h /
113 initial checkin sybreon 5931d 15h /
112 *** empty log message *** sybreon 5931d 15h /
111 added static assert hack sybreon 5931d 15h /
110 added cache controls sybreon 5931d 18h /
109 added interrupt controls (may need to be factorised out) sybreon 5931d 18h /
108 changed semaphore case sybreon 5931d 19h /
107 Added new C++ files sybreon 5933d 10h /
106 Made code work with newlib's malloc(); sybreon 6002d 11h /
105 Patch interrupt bug. sybreon 6013d 05h /
104 Uses multiplier + barrel shifter as default. sybreon 6014d 13h /
103 Patched problem where memory access followed by dual cycle instructions were not stalling correctly (submitted by M. Ettus) sybreon 6014d 14h /
102 Fix MTS during interrupt vectoring bug (reported by M. Ettus). sybreon 6014d 14h /
101 Made multiplier pause with pipeline sybreon 6024d 11h /
100 multiplier issues sybreon 6024d 11h /
99 Minor cleanup sybreon 6036d 06h /
98 Minor typo sybreon 6036d 08h /
97 Added malloc() test sybreon 6036d 08h /
96 Stalls pipeline on MUL/BSF instructions results in minor speed improvements. sybreon 6039d 08h /
95 Abstracted simulation kernel (aeMB_sim) to split simulation models from synthesis models. sybreon 6041d 09h /
94 Prevent fHZD & rBRA[1] sybreon 6043d 08h /
93 Minor enable fix sybreon 6043d 08h /
92 Partitioned simulation model. sybreon 6046d 11h /
91 Made idle thread PC track main PC. sybreon 6047d 17h /
90 Fixed Carry bit bug. sybreon 6047d 17h /
89 Changed simulation kernel. sybreon 6047d 17h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.