OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] - Rev 113

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
113 This commit was manufactured by cvs2svn to create tag 'rel_12'. 7735d 14h /
112 Tx and rx length are limited to 8 bytes regardless to the DLC value. tadejm 7735d 14h /
111 Fixed according to the linter.
Case statement for data_out joined.
mohor 7737d 14h /
110 Fixed according to the linter. mohor 7737d 14h /
109 Fixed according to the linter. mohor 7737d 16h /
108 Fixed according to the linter. mohor 7737d 16h /
107 Fixed according to the linter. mohor 7737d 16h /
106 Unused signal removed. mohor 7743d 14h /
105 This commit was manufactured by cvs2svn to create tag 'rel_11'. 7744d 04h /
104 Synchronization fixed. In some strange cases it didn't work according to
the VHDL reference model.
tadejm 7744d 04h /
103 This commit was manufactured by cvs2svn to create tag 'complete_1'. 7746d 18h /
102 Little fixes (to fix warnings). mohor 7746d 18h /
101 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7750d 20h /
100 Synchronization changed. mohor 7750d 20h /
99 PCI_BIST replaced with CAN_BIST. mohor 7750d 20h /
98 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7756d 07h /
97 Overrun fifo implemented with FFs, because it is not possible to create such a memory. simons 7756d 07h /
96 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7756d 09h /
95 Virtual silicon ram instances added. simons 7756d 09h /
94 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7761d 20h /
93 synthesis full_case parallel_case fixed. mohor 7761d 20h /
92 clkout is clk/2 after the reset. mohor 7762d 04h /
91 This commit was manufactured by cvs2svn to create tag 'rel_6'. 7762d 17h /
90 paralel_case and full_case compiler directives added to case statements. mohor 7762d 17h /
89 This commit was manufactured by cvs2svn to create tag 'rel_5'. 7763d 15h /
88 Previous change removed. When resynchronization occurs we go to seg1
stage. sync stage does not cause another start of seg1 stage.
mohor 7763d 15h /
87 When hard_sync or resync occure we need to go to seg1 segment. Going to
sync segment is in that case blocked.
mohor 7763d 15h /
86 This commit was manufactured by cvs2svn to create tag 'rel_4'. 7765d 07h /
85 Typo fixed. mohor 7765d 07h /
84 clk_cnt reduced from [8:0] to [6:0]. mohor 7766d 14h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.