OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 78

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
78 This commit was manufactured by cvs2svn to create tag 'old_debug'. 7586d 07h /
77 MBIST chain connection fixed. mohor 7586d 07h /
76 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7586d 09h /
75 Simulation files. mohor 7586d 09h /
74 Removed. mohor 7586d 09h /
73 CRC logic changed. mohor 7586d 09h /
72 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7588d 15h /
71 Mbist support added. simons 7588d 15h /
70 A pdf copy of existing doc document. simons 7595d 17h /
69 WBCNTL added, multiple CPU support described. simons 7616d 06h /
68 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7621d 11h /
67 Lower two address lines must be always zero. simons 7621d 11h /
66 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7622d 10h /
65 WB_CNTL register added, some syncronization fixes. simons 7622d 10h /
64 This commit was manufactured by cvs2svn to create tag 'rel_6'. 7642d 11h /
63 Three more chains added for cpu debug access. simons 7642d 11h /
62 This commit was manufactured by cvs2svn to create tag 'rel_5'. 7670d 11h /
61 Lapsus fixed. simons 7670d 11h /
60 This commit was manufactured by cvs2svn to create tag 'rel_4'. 7670d 11h /
59 Reset value for riscsel register set to 1. simons 7670d 11h /
58 This commit was manufactured by cvs2svn to create tag 'rel_3'. 7670d 13h /
57 Multiple cpu support added. simons 7670d 13h /
56 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7937d 09h /
55 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7937d 09h /
54 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7937d 11h /
53 Trst active high. Inverted on higher layer. mohor 7937d 11h /
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7937d 11h /
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7964d 22h /
50 Revision 1.5 of the document ready. WISHBONE Scan Chain changed. mohor 7964d 23h /
49 This commit was manufactured by cvs2svn to create tag 'sdram_test_working'. 8120d 10h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.