OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 340

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
340 Don't fail if log dir already exists olof 4737d 09h /
339 Added basic support for Icarus Verilog olof 4738d 09h /
338 root 5530d 14h /
337 root 5586d 16h /
336 Added old uploaded documents to new repository. root 5587d 20h /
335 New directory structure. root 5587d 20h /
334 Minor fixes for Icarus simulator. igorm 7035d 22h /
333 Some small fixes + some troubles fixed. igorm 7036d 10h /
332 Case statement improved for synthesys. igorm 7049d 15h /
331 Tests for delayed CRC and defer indication added. igorm 7064d 17h /
330 Warning fixes. igorm 7064d 17h /
329 Defer indication fixed. igorm 7064d 18h /
328 Delayed CRC fixed. igorm 7064d 18h /
327 Defer indication fixed. igorm 7064d 18h /
326 Delayed CRC fixed. igorm 7064d 19h /
325 Defer indication fixed. igorm 7064d 19h /
324 This commit was manufactured by cvs2svn to create tag 'rel_27'. 7361d 19h /
323 Accidently deleted line put back. igorm 7361d 19h /
322 This commit was manufactured by cvs2svn to create tag 'rel_26'. 7365d 14h /
321 - Bug connected to the TX_BD_NUM_Wr signal fixed (bug came in with the
previous update of the core.
- TxBDAddress is set to 0 after the TX is enabled in the MODER register.
- RxBDAddress is set to r_TxBDNum<<1 after the RX is enabled in the MODER
register. (thanks to Mathias and Torbjorn)
- Multicast reception was fixed. Thanks to Ulrich Gries
igorm 7365d 14h /
320 TX_BD_NUM_Wr error fixed. Error was entered with the last check-in. igorm 7365d 18h /
319 Latest Ethernet IP core testbench. tadejm 7396d 14h /
318 Latest Ethernet IP core testbench. tadejm 7396d 14h /
317 Multicast detection fixed. Only the LSB of the first byte is checked. igorm 7405d 20h /
316 This commit was manufactured by cvs2svn to create tag 'rel_25'. 7508d 17h /
315 Updated testbench. Some more testcases, some repaired. tadejm 7508d 17h /
314 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7508d 17h /
313 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7508d 17h /
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7508d 17h /
311 Update script for running different file list files for different RAM models. tadejm 7508d 17h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.