OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 479

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
479 ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. julius 4911d 16h /
478 ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. julius 4913d 08h /
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 4913d 16h /
476 ORPSoC updates. Added 16kB cache options to OR1200, now as default on reference design. Cleaned up simulation Makefile more. julius 4914d 09h /
475 ORPSoC main simulation makefile tidy up, addition of BSS test to cbasic test, addition or o1ksim config files for each board build, modification of BSS symbols in linker script and crt0. julius 4914d 12h /
474 uC/OS-II port linker flags updated. julius 4914d 18h /
473 Fix typos in tool chain build script. Add build script for BusyBox/uClibc/Linux. Delete obsolete scripts, improve board description for test, add -pthread flag to GCC for Linux. jeremybennett 4915d 12h /
472 Various changes which improve the quality of the tracing. jeremybennett 4915d 14h /
471 Adding ucos-ii port. julius 4917d 17h /
470 ORPSoC OR1200 crt0 updates. julius 4918d 12h /
469 newlib update - added zeroing of r0 to crt0.S julius 4919d 13h /
468 ORPSoC update:
Added USER_ELF and USER_VMEM options to reference design simulation scripts.
Changed use of absolute BOARD_PATH variable to simply BOARD relative to board path
ML501's board.h bootrom default now boot from SPI
julius 4919d 13h /
467 ORPmon - bug fixes and clean up. julius 4920d 10h /
466 ORPSoC updates:
Add new test to determine processor's capabilities.
Fix up typo in example in spiflash app README
julius 4920d 16h /
465 ORPSoC SPI flash load Makefile and README updates. julius 4921d 06h /
464 More ORPmon updates. julius 4921d 07h /
463 ORPmon update julius 4921d 10h /
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 4921d 15h /
461 Updated to be much stricter about usage. jeremybennett 4923d 11h /
460 Merged in changes from Jeremy to Ethernet, updated documentation of tests, added l.nop 8 and l.nop 9 opcodes to turn tracing on and off. Updated documentation to cover l.nop opcodes. jeremybennett 4923d 12h /
459 Add option to bld-all.sh to explicitly set control load of make, and fix typos. julius 4923d 18h /
458 or1ksim testsuite updates julius 4924d 16h /
457 or1ksim - couple of ethernet peripheral updates, fixup of ethernet regression test so all tests pass again. julius 4933d 06h /
456 ORPSoCv2 or1200 - SPRs module format and comment update. Or1200 monitor Verilog now displays report and exit l.nops to stdout by default. julius 4933d 08h /
455 Updated to support threads. Does require thread debugging enabled in uClibc. jeremybennett 4937d 10h /
454 Updated to incorporate pthreads for Linux tool chain. jeremybennett 4939d 11h /
453 Updates to support constructor/destructor initialization for uClibc. jeremybennett 4939d 22h /
452 Update to define __UCLIBC__ when using the uClibc tool chain. jeremybennett 4940d 07h /
451 More tidying up. jeremybennett 4944d 02h /
450 Simplified (and hopefully more reliable) Ethernet MAC/PHY. jeremybennett 4944d 06h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.