OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1124

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1124 Initialize or1k_implementation with reasonable defaults for the number
of implementation registers. This doesn't affect the jtag or sim
targets at all because those values are always overwritten when
or1k_implementation is initialized. However, it is necessary when
connecting to remote gdb stubs through a serial port or socket, since
or1k_implementation is not yet initialized for those targets.
sfurman 7774d 09h /
1123 Renumber/rename SPRs to match latest architecture doc sfurman 7775d 16h /
1122 Get rid of C++ style declarations (which can appear in the middle of a block) in C program. Some older compilers complain. sfurman 7780d 17h /
1121 Ignore generated files sfurman 7780d 17h /
1120 Fix my dumb automake bustage sfurman 7780d 18h /
1119 1) Fix the "channels:xterm" feature so that it functions on linux.
The existing implementation relies on SysV STREAMS behavior that
Linux does not possess.

2) Allow arguments to be passed to the xterm from the sim.cfg file,
e.g. to set the window dimensions or fonts.

3) Add the ability for a program to interact with the simulator UART
through a TCP socket.
sfurman 7781d 14h /
1118 1) Fix the "channels:xterm" feature so that it functions on linux.
The existing implementation relies on SysV STREAMS behavior that
Linux does not possess.

2) Allow arguments to be passed to the xterm from the sim.cfg file,
e.g. to set the window dimensions or fonts.

3) Add the ability for a program to interact with the simulator UART
through a TCP socket.
sfurman 7781d 14h /
1117 Ignore generated files for CVS purposes sfurman 7781d 14h /
1116 There was a bug in the simulator's UART implementation that caused the
UART's LSR register to become corrupted. This was due to an
assumption that 'char' is an unsigned type, but that is not true on
all platforms.

When the char type is signed and a character is read in the range
0x80-0xff, the high bit is sign-extended into the upper bits of an
entry in the receive FIFO. When the character reaches the head of the
FIFO, the upper bits of the FIFO entry are OR'ed into the LSR, causing
the LSR to be set to 0xFF.

A simple cast fixes the problem.
sfurman 7781d 15h /
1115 Fix stack-walking code in or1k_frame_chain() and or1k_skip_prologue()
to expect the function prologue that or32 gcc currently emits, rather
than a previous incarnation of the or1k ABI.
sfurman 7797d 13h /
1114 Added cvs log keywords lampret 7812d 09h /
1113 Typos by Maria Bolado lampret 7812d 09h /
1112 Updated sensitivity list for trace buffer [only relevant for Xilinx FPGAs] lampret 7818d 10h /
1111 Small fix for path of tth binary. lampret 7827d 16h /
1110 Re-generated. lampret 7827d 17h /
1109 Temp files should rather not be in the cvs repository. lampret 7827d 17h /
1108 Errors fixed. lampret 7827d 17h /
1107 Updatded and improved formatting. lampret 7827d 17h /
1106 Cache invalidate bug fixed again (it was ok before). simons 7861d 21h /
1105 Added WB b3 signals lampret 7863d 04h /
1104 Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional. lampret 7863d 04h /
1103 sync problem in cuc not yet fixed markom 7867d 22h /
1102 few cuc bug fixes markom 7867d 22h /
1101 cuc now compiles markom 7868d 01h /
1100 cvs problem fixed markom 7868d 01h /
1099 cvs bug fixed markom 7868d 01h /
1098 small bug in cuc fixed markom 7868d 02h /
1097 Cache invalidate bug fixed. simons 7868d 16h /
1096 An example of SW and RTL regression log because many people asked for. lampret 7874d 13h /
1095 eval_reg replaced with the new evalsim_reg32 lampret 7875d 09h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.