OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 148

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
148 New directory structure. root 5586d 02h /
147 - Updated to use current example. cwalter 6360d 10h /
146 - Changed to compile UART example. cwalter 6360d 12h /
145 - Added more VHDL files to project. cwalter 6360d 12h /
144 - IF stage now uses autogenerated VHDL files. cwalter 6360d 12h /
143 - Added more complex UART example. cwalter 6360d 12h /
142 - Added gap between characters sent and changed last character to CR. cwalter 6360d 12h /
141 - Added delay between characters. cwalter 6360d 13h /
140 - Test bench for RISE with UART. cwalter 6360d 13h /
139 - Added makefile example to improve design flow.
- Added subroutine example.
cwalter 6360d 13h /
138 - Fixed binary to VHDL converter. cwalter 6360d 14h /
137 - Added binary to VHDL converter. cwalter 6360d 14h /
136 - Added makefile example to improve design flow.
- Added subroutine example.
cwalter 6360d 14h /
135 uart_address_0 was a latch -> changed ustadler 6361d 10h /
134 Added second test program for testing uart. jlechner 6361d 10h /
133 - Fixed bug with ST opcodes. cwalter 6361d 12h /
132 Added test program for testing uart. jlechner 6361d 12h /
131 Changed high active resets to low active ones. jlechner 6361d 12h /
130 Removed obsolete line jlechner 6361d 12h /
129 Sample assembler program for accessing uart jlechner 6361d 13h /
128 Added multiplexer for output data. This mutliplexer decides on the adress of the last cycles
if ordinary memory data or data of an extension module have to be passed on.
jlechner 6361d 13h /
127 Changed high active resets to low active ones. jlechner 6361d 13h /
126 Added constant for cpu frequency (needed for UART) trinklhar 6361d 19h /
125 Fixed vhdl bugs trinklhar 6361d 19h /
124 Assigned UART signals to ports on top-level entity trinklhar 6361d 19h /
123 Removed UART again trinklhar 6361d 20h /
122 Removed UART again again trinklhar 6361d 20h /
121 Added address constants for uart access (memory mapped I/O) trinklhar 6361d 20h /
120 Added UART module to memory entity trinklhar 6361d 20h /
119 Uart wieder ausgebaut trinklhar 6362d 15h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.