OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 72

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
72 Added RISE_PACK_SPECIFIC containing either
- constants declarations for synthesis or
- enumeration types for simulation

Added call to conversion function where a std_logic_vector is assigned to a opcode signal or a condition signal.
jlechner 6387d 09h /
71 Added RISE_PACK_SPECIFIC containing either
- constants declarations for synthesis or
- enumeration types for simulation
jlechner 6387d 09h /
70 Moved opcode and conditional constants and opcode_t and cond_t data types to rise_const_pack.vhd. jlechner 6387d 09h /
69 Synthesis package containing opcode and conditional constants used in other vhd files.
Package also contains convert functions from std_logic_vector to the appropriate data type.
jlechner 6387d 09h /
68 Simulation package containing enumeration types for opcodes and condition codes.
Package also contains convert functions from std_logic_vector to the appropriate enumeration type.
jlechner 6387d 09h /
67 - Added assembler file. cwalter 6387d 09h /
66 Moved constants for opcode and conditionals in seperate package. jlechner 6387d 09h /
65 Added correct register signals jlechner 6387d 09h /
64 *** empty log message *** jlechner 6387d 09h /
63 - Added missing signal stall_out_int to sensitivity list.
- LR register now locked if opcode is JUMP.
cwalter 6387d 11h /
62 no message cwalter 6387d 13h /
61 - Applied indenting tool.
- Added first basic implementation for testing.
cwalter 6387d 13h /
60 - Applied indenting tool. cwalter 6387d 13h /
59 - We don't want to lock registers the next cycle when we have stalled
the previous stages.
- Load opcodes also need to lock registers.
cwalter 6387d 13h /
58 - lr_enable signal in component wb_state should have direction out. cwalter 6387d 14h /
57 - applied indenting tool. cwalter 6387d 14h /
56 new sensitivity list ustadler 6387d 14h /
55 - clear_out must be initialized to '0'. cwalter 6387d 16h /
54 - Changed reset delay. cwalter 6387d 16h /
53 - Removed unused constant COND_NONE. cwalter 6387d 16h /
52 - stall_out must be initialized to '0' cwalter 6387d 16h /
51 - stall_out logic has moved to synchronous process. cwalter 6387d 16h /
50 - Added assembler example.
- Added logic for stall_in. pc_next must not be updated on stall.
cwalter 6387d 16h /
49 data can be ead asynchronous, data is written with the rising edge of the clk ustadler 6387d 17h /
48 - Added ModelSim files. cwalter 6387d 19h /
47 - Added GNU assembler patch. cwalter 6387d 19h /
46 - Added constant for RESET_VECTOR. cwalter 6387d 21h /
45 - Fixed latch for pc_next. cwalter 6388d 13h /
44 - Added another version of a register file which is a bit simplier. cwalter 6388d 13h /
43 Correct implementation of necessary unlocking signals that are conncted to register locking unit. jlechner 6388d 13h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.