OpenCores
URL https://opencores.org/ocsvn/t6507lp/t6507lp/trunk

Subversion Repositories t6507lp

[/] - Rev 119

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
119 removing old file. creep 5592d 06h /
118 The top level name was in uppercase. The correct is lowercase. creep 5592d 07h /
117 Fixed the top level and connected the entire project. creep 5592d 07h /
116 Changed the module instantiation into the dot form. creep 5592d 08h /
115 Renamed the signal control. It is mem_rw now. creep 5592d 08h /
114 Created a global timescale file for the project. Added to the top module. creep 5592d 08h /
113 Timescale was unified. gabrieloshiro 5592d 08h /
112 Created a global timescale file for the project. creep 5592d 08h /
111 Performed some linting after coding was finished. creep 5593d 00h /
110 All addressing modes and special instructions have been coded and simulated. The file still requires coments, linting and some coverage. creep 5593d 01h /
109 PLA and PLP are coded and simulated. creep 5593d 04h /
108 PHA and PHP are coded and simulated. creep 5593d 05h /
107 The RTS instruction is working fine. Coded and simulated. creep 5593d 05h /
106 First stable version. Things seems to be working. Simulation is currently at 20%. gabrieloshiro 5593d 06h /
105 The RTI instruction is working fine. Coded and simulated. creep 5593d 06h /
104 The BRK instruction is working. The reset vector was tested also. creep 5593d 08h /
103 Some early modifications to support the special stack instructions. creep 5594d 01h /
102 Some early modifications to support the special stack instructions. creep 5594d 04h /
101 Absolute indirect addressing mode is coded and simulated. creep 5594d 07h /
100 IDY WRITE TYPE instructions are coded and simulated. creep 5594d 09h /
99 Only Package.v should be used. creep 5594d 09h /
98 Updated status and some comments. creep 5594d 09h /
97 Removed obsolete TODO. creep 5594d 09h /
96 IDY READ TYPE instructions are coded and simulated.
IDY WRITE TYPE instructions are coded but still requires simulation.
creep 5597d 01h /
95 IDX addressing mode is also 100%, coded and simulated. creep 5597d 04h /
94 Relative addressing mode is almost 100% functional.
It just needs another test to check if the adrres_plus_index logic is not recalculating the pc in two consecutive cycles.
creep 5598d 01h /
93 Opcode for BNE was wrong. creep 5598d 02h /
92 Absolute indexed mode working properly. All cases were simulated. creep 5598d 07h /
91 Absolute indexed mode, READ_MODIFY_WRITE TYPE instruction when page IS crossed is coded and simulated. creep 5598d 07h /
90 CMP, CPX and CPY affect carry flag (in this case it indicates a borrow) but they don't affect overflow. gabrieloshiro 5598d 08h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.