OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] [can/] [tags/] [rel_22/] [rtl/] - Rev 161

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
161 New directory structure. root 5571d 17h /can/tags/rel_22/rtl/
146 This commit was manufactured by cvs2svn to create tag 'rel_22'. 7168d 06h /can/tags/rel_22/rtl/
145 Arbitration bug fixed. igorm 7168d 06h /can/tags/rel_22/rtl/
143 Bit acceptance_filter_mode was inverted. igorm 7314d 22h /can/tags/rel_22/rtl/
141 Core improved to pass all tests with the Bosch VHDL Reference system. igorm 7333d 21h /can/tags/rel_22/rtl/
138 Header changed. Address latched to posedge. bus_off_on signal added. mohor 7427d 22h /can/tags/rel_22/rtl/
137 Header changed. mohor 7427d 22h /can/tags/rel_22/rtl/
136 Error counters changed. mohor 7427d 23h /can/tags/rel_22/rtl/
135 Header changed. mohor 7427d 23h /can/tags/rel_22/rtl/
134 Active high/low problem when Altera devices are used. Bug fixed by
Rojhalat Ibrahim.
mohor 7535d 20h /can/tags/rel_22/rtl/
130 mbist signals updated according to newest convention markom 7542d 07h /can/tags/rel_22/rtl/
129 Error counters changed. mohor 7558d 16h /can/tags/rel_22/rtl/
126 Error counters fixed to be compatible with Bosch VHDL reference model.
Small synchronization changes.
mohor 7559d 12h /can/tags/rel_22/rtl/
125 Synchronization changed, error counters fixed. mohor 7563d 18h /can/tags/rel_22/rtl/
124 ALTERA_RAM supported. mohor 7584d 00h /can/tags/rel_22/rtl/
121 When detecting bus-free, signal bus_free_cnt_en was cleared to zero
although the last sampled bit was zero instead of one.
mohor 7591d 06h /can/tags/rel_22/rtl/
118 Artisan RAM fixed (when not using BIST). mohor 7600d 03h /can/tags/rel_22/rtl/
117 Tristate signal tx_o is separated to tx_o and tx_oen_o. Both signals need
to be joined together on higher level.
mohor 7600d 03h /can/tags/rel_22/rtl/
115 Artisan ram instances added. simons 7605d 21h /can/tags/rel_22/rtl/
112 Tx and rx length are limited to 8 bytes regardless to the DLC value. tadejm 7632d 22h /can/tags/rel_22/rtl/
111 Fixed according to the linter.
Case statement for data_out joined.
mohor 7634d 22h /can/tags/rel_22/rtl/
110 Fixed according to the linter. mohor 7634d 22h /can/tags/rel_22/rtl/
109 Fixed according to the linter. mohor 7634d 23h /can/tags/rel_22/rtl/
108 Fixed according to the linter. mohor 7634d 23h /can/tags/rel_22/rtl/
107 Fixed according to the linter. mohor 7635d 00h /can/tags/rel_22/rtl/
106 Unused signal removed. mohor 7640d 21h /can/tags/rel_22/rtl/
104 Synchronization fixed. In some strange cases it didn't work according to
the VHDL reference model.
tadejm 7641d 11h /can/tags/rel_22/rtl/
102 Little fixes (to fix warnings). mohor 7644d 02h /can/tags/rel_22/rtl/
100 Synchronization changed. mohor 7648d 03h /can/tags/rel_22/rtl/
99 PCI_BIST replaced with CAN_BIST. mohor 7648d 03h /can/tags/rel_22/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.